### **CIRCUIT DESCRIPTION: KY-405**

#### **GENERAL INFORMATION**

The KYP-405 has four printed circuit boards.

Circuitry is described in the following order: Microprocessor/Control Section, VCO/Synthesizer Section, Transmitter Section, Receiver Section and Battery Section. Refer to the Block Diagram and the Schematics.

### MICROPROCESSOR / CONTROL SECTION

The microprocessor **Q101** is constantly operating when the radio is turned ON. It is continuously monitoring the keyboard, The PTT line and other internal inputs such as the squelch detect, etc.

When a change occurs, the microprocessor makes the appropriate response.

The microprocessor is used for control.

The Radio emits a beep on channel change and the synthesizer is loaded with the correct frequency information.

The microprocessor runs off a 4.19 MHz oscillator which is composed of X101, C114, C115, and R117.

When the radio is first turned on, the microprocessor reads the radio status from the EEPROM **Q102**. The microprocessor determines the receive frequency codes, then loads the synthesizer via its pins 17, 18, and 19.

#### **VCO / SYNTHESIZER SECTION**

This section consists of the Temperature-Compensated Crystal Oscillator(TCXO), Voltage Controlled Oscillator(VCO), Synthesizer and the Loop Filter.

### **Temperature-Compensated Crystal Oscillator (TCXO)**

The reference oscillator(**X401**) is a temperature compensated crystal- oscillator, **RV402** is used to adjust the oscillator on frequency (14.4MHz) at room temperature (22 $\square$ ). The reference oscillator is held within the specified  $\pm 2.5$  PPM from -30 to +60 $\square$ .

### **Voltage-Controlled Oscillators**

Only one of the VCOs runs at a time, which is controlled by **Q920** and **Q101**. When the PTT is pressed, **Q101 pin15** goes low (approx. 0V) disabling the receive VCO by the **Q920** and biases on **Q919** to enable the transmitter VCO.

The receive VCO consists of C989-C994,CV901, L926-L928, and Q922-Q923. This VCO oscillates at 45.1 MHz below the programmed receive frequency. The VCO's oscillating frequency is tuned by the varactor Q923. The tuning voltage is supplied from the output of the Loop Filter. The output of the VCO is AC coupled (C475 and R558, C530, C505) to the synthesizer and the output buffer Q414 respectively.

The transmitter VCO consists of C979-C985, CV902, L924-L925, L929 and Q916-Q917.

This VCO oscillates on the programmed transmit frequency. The VCO's oscillating frequency is tuned by the varactor **Q917**. The tuning voltage is supplied from the output of the Loop Filter. The output of the VCO is AC coupled **(C979)** to the synthesizer input buffer **Q915** and the output buffer **Q413** respectively.

The transmit voltage controlled oscillator is directly frequency-modulated and operates on the carrier frequency. In the receive mode, the transmit VCO is disabled and the receive VCO is enabled, producing the receive local oscillator signal at a frequency 45.1MHz below the incoming receive frequency. The synthesizer is tuned in 5.00kHz or 6.25kHz step.

# **Synthesizer**

The frequency synthesizer is a large scale monolithic synthesizer integrated circuit Q429.

The synthesizer IC contains a dual modular prescaler, programmable divide-by-N counter, prescale control (swallow) counter, reference oscillator, reference divider, phase detector, charge pump and lock detector.

Also, included in Q429 are shift registers and control circuits for frequency controls and general device control.

RF output from the active VCO is AC coupled to the synthesizer Q429 prescaler input at pin 8.

The divide-by-N counter chain in **Q429**, consisting of the dual-modulus prescaler, swallow counter and programmable counter, divides the VCO signal down to a frequency very close to 5.00kHz or 6.25kHz which is applied to the phase detector. The phase comparator compares the edges of this of this signal with that of the 5.00kHz or 6.25kHz reference signal from the reference divider and drives the external charge pump (**Q425** and **Q426**).

The synthesizer unlock detector circuit prevents the operation of the transmitter, when the phase lock loop (PLL) is unlocked. The following discussion assumes the unit has been placed in the transmit mode. **Q429** lock detector Pin 7 goes high when the PLL is locked. This high level is applied to Pin 9 of the microprocessor **Q101**.

A software timing routing brings the RX/TX line low (Pin 15 of Q101). With the RX/TX line low, Q223A is cut off and Q223B is biases on passing +5VTX to Q431B, it biases on Q430 to pass switched TX B+ to the transmitter amplifier string which enables transmission.

When the PLL become unlocked, the lock detector at **Q429** Pin7 will begin pulsing low. A RC circuit converts pulsing low to a low level for the microprocessor. The microprocessor then changes the RX/TX line to a high, thus signaling the other transistor switches to drive **Q430** into cutoff which disable transmission. Therefore, the transmitter remains disabled while the loop remains out of lock.

### **Loop Filter**

The Loop Filter, a passive lead-lag filter consisting of **R461-R464** and **C493-C495**, integrates the charge pump output to produce the DC turning voltage for the VCO. One parasitic pole, consisting of **R461/C493** and RF chokes **L928/L929**, prevent modulation of the VCOs by the 5.00kHz or 6.25kHz reference energy remaining at the output of the loop filter. Direct FM is obtained for modulating frequencies outside the PLL bandwidth by applying the CTCSS/DCS signals and the pre-emphasized, limited microphone audio to the VCO modulation circuit.

The modulation circuit consists of R952, Q921 and C987.

#### TRANSMITTER SECTION

# **RF POWER Amplifier**

After the PTT is pressed, the **+5VTX** line switches to approximately 5V. **Q919** is turned on enabling transmit VCO. The VCO buffer, pre-driver, driver and power amplifier are biased on by **Q430**, which is biased on by the **+5VTX** line switching to 5V. RF output from the transmit VCO(**Q916**) is applied to the VCO output buffer **Q915**. Output from **Q915** feeds the pre-driver amplifier **Q413**. The output signal from **Q413** feeds the driver amplifier **Q412**, whose output from the driver stage feeds the final RF power amplifier **Q712/Q711** to produce the rated output power of 4

The output of the final is applied to a low-pass filter(C734-C737, L718, PCB\_L1, PCB\_L2) and then to the transmit/receive switch Q710. RF power is then fed to the antenna via the output low-pass filter consisting of C739, C730, C743, C744, L414, L715, L716.

#### **Antenna Switching**

Switching of the antenna between the transmitter and the receiver is accomplished by the antenna transmit/receive switch consisting of diodes Q709 and Q710 in conjunction with C731 and R717. In the transmit mode, switched TX B+ is applied through R420 RF choke L720, hard forward biasing the two diodes on. Q710 thus permits the flow of RF power from output of the low-pass filter fed by the output amplifier to the output low-pass filter. Q709 shorts the receiver input to C731, which is AC coupled to ground. L719, C732, C731 and R717 then function as a lumped constant quarter-wave transmission line, thus presenting a high impedance to the RF output path, effectively isolating the receiver input and transmitter output sections.

#### **POWER CONTROL**

Output power is controlled by the microprocessor **Q101**, which is used as a differential amplifier and comparator. Current is sensed by the voltage drop across **R422**.

When the radio Hi power mode, this voltage is compared to the one set by the 4-watt.

When the radio Low power mode, this voltage is compared to the one set by the 1-watt.

The power output is then reduced or increased by varying the applied to the power amplifier Q711.

### **Transmitter Audio Circuits**

The transmitter audio circuits consist of the audio processing circuits, the CTCSS circuits and the DCS circuits.

### **Audio Processing**

Transmit speed audio is providing by either the internal electric microphone **N101** or the external microphone. The microphone audio is pre –emphasized by 6dB per octave by **C614** and **R623**, and then signal amplification and applied to Lo-pass filter **Q602D**, **Q602C**.

The gain is such that when a signal 20dB greater than limiting the peak-to-peak output.

Under these conditions, the MOD. ADJ. Pot RV601 configured as a four-pole active low-pass filter.

The resulting signal is then limited when respect to side band splatter, and has an 18dB per octave roll-off above 3KHz. The audio is then applied through the 25KHz/12.5KHz channel spacing SW **Q215** to transmit VCO. By varying the voltage on the varactor diode **Q921** at an audio rate. The resonant frequency of VCO is varied. The result is an oscillator output that is frequency -modulated at the audio frequency.

### CTCSS Tone Encoder / Digital Code Squelch (DCS) Encoder

CTCSS signals and DCS signals are synthesized by microprocessor **Q101** and appear as pulse waveform on I/O lines Pin 4-8. These I/O lines are applied to a resistive digital-to-analog converter network (consisting of **R108-R113**) which produce a pseudo-sine wave for CTCSS or a waveform for DCS at its output. The waveform is smoothed by low pass filters **Q213C** to produce an acceptable sine wave output. The CTCSS tone signal is adjust to the proper level by **RV202**. The DCS signal is adjust to the proper balance by **RV203**. The signal is then applied to the audio processing circuit at **R304** and to the TCXO circuit at **X401**.

#### RECEIVER SECTION

#### Receiver Front End

In the receive mode, the RF signal enters thorough the antenna, then through the low-pass filter C739, C740, C743, C744 and L414, L715, L716.

The diodes Q709 and Q710 are biased off so that the output of the low-pass filter is coupled (C401) to the first band-pass filter C402, C404, C406-C408, L401, L402, Q401, Q402, R401-R402 and to the Front End RF overload protection diode pair Q403.

The signal from the band-pass filter is applied to the input of the RF amplifier Q404.

The output of the RF amplifier feeds the input to three more stages of band-pass filters consisting of C413-C415, C417, C419-C422, L405-L407, Q705, Q706 and R408-R410. The output from the band-pass filter is applied to the mixer's Q405/L411.

#### Local Oscillator (LO)

The Receive VCO (C989-C994, CV901, L926-L928, Q922-Q923 and R953) provides the LO signal. The VCO is running at 45.1 MHz below the desired receive frequency and is applied to output Buffer Q915/Q414. The output of the buffer through the low-pass filter C432-C436, L432-L433 and applied to the mixer Q405/L411/L412.

#### Mixer

The mixer is a DBM type (L411,Q405,L412). The mixer LO frequency is 45.1 MHz below the desired receiver frequency. When the receiver frequency is present, the mixer output will be a 45.1MHz signal. The mixer output is peaked for 45.1MHz at L434, C437 and R413, and the signal is filtered by crystal filter F401A and F401B and amplified by Q406 before being applied to the input of the IF IC Q201.

Inside Q201, the 45.1MHz IF signal becomes the input to a second mixer with a LO frequency of 44.645 MHz set by X201. The 455kHz ceramic filter F201 or F202 filters the second mixer's output which is the second IF signal. The mixer's output

is then fed to the internal limiting amplifier and then on to the FM decoder.

# **FM Detector and Squelch**

The FM detector output is used for squelch, decoding tones and audio output.

The setting of the squelch adjustment the microprocessor set the input to the squelch amplifier.

The squelch amplifier is internal to Q201 and its output is fed to an internal rectifier and squelch detector.

The audio is unmuted by the microprocessor Q101 Pin 13 switching to a high (□5V) thus biasing on Q206.

The audio is then routed to the audio amplifier Q221 via the volume control S201.

## **Receiver Audio Circuit**

The detector's audio output also is fed to the tone(CTCSS and DCS)low-pass filter Q212D.

Then the output of the low-pass filter is routed to the second stage filter **Q212C**. The output of **Q210C** is applied to the squaring circuit **Q212B** and finally to the microprocessor **Q101** Pin11 for decoding.

Another branching of the detector output feeds the audio high-pass filter **Q208** via **Q213B**. The output of the audio high-pass filter feeds the Volume Control **S201**(VOL). From the wiper arm on the Volume Control, the audio is routed to Pin 2, the input to the audio power amplifier **Q221**. The output of the audio power amplifier is routed through the earphone jack **J101** to the internal speaker **E101**.

### **BATTERY SECTION**

The battery connects to the contact pins(CN201 and CN202) on the bottom end of the Radio. The positive terminal of the battery connects to the ON/OFF Volume Control switch (S201) and the negative terminal connects to chassis ground. Low battery sense R101/R102, voltage regulator Q222 and transmit power amplifier Q711.

Battery voltage status is monitored by the microprocessor Q101 through R101/R102.

When the battery voltage is approximately 5.8V, the output is inputted into the Pin1 of the microprocessor **Q101**. The LCD **LCD101** is light 'Low Battery' sign, when the battery voltage is below the preset value.

When the Radio is on a channel with no tone programmed, the BATTERY SAVER Mode is enabled when programmed. In the BATTERY SAVER Mode, the microprocessor **Q101** generates a square wave signal on Pin 21. The signal's duty cycle varies according to what the POWER SAVE TIMER is set. When the microprocessor **Q101** Pin21 goes high (approx. 5 V) **Q226** is biased off, **Q225** is biased on, **Q224A** is cut off, and **Q223A** is cut off, thus turning the supply off to **Q201**.