

# **FSC-BT1006**

# **Bluetooth Module Datasheet**

Version 1.4



# Copyright © 2013-2019 Feasycom Technology. All Rights Reserved.

Feasycom Technology reserves the right to make corrections, modifications, and other changes to its products, documentation and services at anytime. Customers should obtain the newest relevant information before placing orders. To minimize customer product risks, customers should provide adequate design and operating safeguards. Without written permission from Feasycom Technology, reproduction, transfer, distribution or storage of part or all of the contents in this document in any form is prohibited.

## **Revision History**

| Version | Data       | Notes                                                |              |
|---------|------------|------------------------------------------------------|--------------|
| 1.0     | 2018/09/11 | Initial Version                                      | WenZhi Huang |
| 1.1     | 2019/07/22 | Correct error: support TWS, does not support ShareMe | Devin Wan    |
| 1.2     | 2019/08/29 | Update module picture                                | Devin Wan    |
| 1.3     | 2019/09/25 | Application circuit diagram modification             | Fish         |
| 1.4     | 2019/12/24 | Board color changed to blue, modify antenna package  | Fish         |
|         |            |                                                      |              |

# **Contact Us**

Shenzhen Feasycom Technology Co.,LTD

Email: sales@feasycom.com

Address: Room 2004-2005,20th Floor,Huichao Technology Building,Jinhai Road, Xixiang ,Baoan District,Shenzhen,518100,China. Tel: 86-755-27924639,86-755-23062695



# Contents

| 1. INTRODUCTION                                     | 5  |
|-----------------------------------------------------|----|
| 2. GENERAL SPECIFICATION                            | 8  |
| 3. HARDWARE SPECIFICATION                           | 10 |
| 3.2PIN DEFINITION DESCRIPTIONS                      | 10 |
| 4. PHYSICAL INTERFACE                               | 13 |
| 4.1 Power Management                                | 13 |
| 4.1.1 Power Supply                                  | 13 |
| 4.1.2 Battery Charger                               | 13 |
| 4.1.2.1 Battery Charger Hardware Operating Modes    | 13 |
| 4.1.2.2 Battery Charger Trimming and Calibration    | 15 |
| 4.1.2.3 On-chip application Battery Charger Control | 15 |
| 4.1.2.4 Battery Charger Firmware and PS Keys        | 15 |
| 4.2 Reset                                           | 15 |
| 4.2.1Digital Pin States on Reset                    | 16 |
| 4.3 GENERAL PURPOSE ANALOG IO                       |    |
| 4.4 GENERAL PURPOSE DIGITAL IO                      | 16 |
| 4.5 RF INTERFACE                                    | 16 |
| 4.6 Serial Interfaces                               | 17 |
| 4.6.1 UART Interface                                |    |
| 4.6.2 I <sup>2</sup> C Interface                    |    |
| 4.6.3USB Interface                                  | 19 |
| 4.7LED DRIVERS                                      | 19 |
| 4.8Audio Interfaces                                 |    |
| 4.8.1 Audio Input and Output                        |    |
| 4.8.2 Audio Codec Interface                         |    |
| 4.8.3 Microphone bias generator                     |    |
| 4.8.4Line input                                     | 26 |
| 4.8.5Output Stage                                   |    |
| 4.8.6I2S1 and I2S2 interface                        | 27 |
| 4.9Programming and Debug Interface                  |    |
| 5. ELECTRICAL CHARACTERISTICS                       | 30 |
| 5.1 Absolute Maximum Ratings                        | 30 |
| 5.2 RECOMMENDED OPERATING CONDITIONS                | 31 |
| 5.3 INPUT/OUTPUT TERMINAL CHARACTERISTICS           | 31 |
| 5.3.1 Digital                                       | 31 |
| 5.3.2Battery Charger                                | 32 |
| 5.3.3USB                                            | 33 |
| 5.3.4LED Driver Pads                                | 33 |
| 5.4 Stereo Codec                                    | 33 |
| 5.4.1 Analogue to Digital Converter                 |    |



| 5.4.1 Digital to Analogue Converter                 |    |
|-----------------------------------------------------|----|
| 5.5Auxiliary ADC                                    | 35 |
| 5.6MICROPHONE BIAS GENERATOR                        | 35 |
| 5.7 Power consumptions(TBD)                         | 35 |
| 6. MSL &ESDPROTECTION                               | 37 |
| 6.1USB Electrostatic Discharge Immunity             | 37 |
| 7. RECOMMENDED TEMPERATURE REFLOW PROFILE           | 37 |
| 8. MECHANICAL DETAILS                               |    |
| 8.1 MECHANICAL DETAILS                              |    |
| 9. HARDWARE INTEGRATION SUGGESTIONS                 | 40 |
| 9.1 Soldering Recommendations                       | 40 |
| 9.2 Layout Guidelines(Internal Antenna)             | 40 |
| 9.3 Layout Guidelines(External Antenna)             | 41 |
| 9.3.1 Antenna Connection and Grounding Plane Design | 41 |
| 10. PRODUCT PACKAGING INFORMATION                   | 42 |
| 10.1 DefaultPacking                                 | 42 |
| 10.2 Packing box(Optional)                          | 43 |
| 11. APPLICATION SCHEMATIC                           | 44 |
| 11.1Application circuit diagram(Default)            | 44 |
| 11.2Application circuit diagram(Earphone)           | 45 |



# 1. INTRODUCTION

#### **Overview**

FSC-BT1006Aused chip is QCC3007(Bluetooth chip), it is a Bluetooth 5.0 dual-mode module. It provides a Bluetooth Low Energy fully compliant system for audio and data communication with Feasycom stack.

FSC-BT1006A integrates an ultra-low-power DSP and application processor with embedded flash memory, a high-performance stereo codec, a power management subsystem, I<sup>2</sup>S,LED drivers and ADC I/O in a SOC IC. The dual-core architecture with flash memory enables manufacturers to easily differentiate their products with new features without extending development cycles. By default, FSC-BT1006A module is equipped with powerful and easy-to-use Feasycom firmware. It's easy-to-use and completely encapsulated. Feasycom firmware enables users to access Bluetooth functionality with simple ASCII commands delivered to the module over serial interface - it's just like a Bluetooth modem. Therefore, FSC-BT1006A provides an ideal solution for developers who want to integrate Bluetooth wireless technology into their design.

#### **Features**

- Bluetooth v5.0/4.0/3.0/2.1/2.0/1.2/1.1, Class 1.5
- 80 MIPS performance, 24-bit fixed-point DSP core
- Over the air updates of externalFlash partitions
- Wideband speech support
- Stereo codec
- Stereo line input
- SBC and AAC audio Codecssupport
- 1-mic cVc hands-free NR/EC
- MFI Support

- Audio interfaces: dual I<sup>2</sup>S and PCM,SPDIF, analog and digital microphone
- Fully configurable EQ: 6 banksfor music
   enhancement; 1 bankfor speaker
- Support HSP, HFP, A2DP, AVRCP, PBAP, MAP, SPP, BLE profile
- 3 Hardware LED controllers(for RGB)
- UART,I2C,SPI,PIO,AIO,USB2.0control interfaces
- support Full-duplexAcoustic Echo Cancellation
- Postage stamp sized form factor
- Built-in RF combo filter, Built-in PCB antenna to support external antenna
- Fast charging support up to 200mA with no external components
- RoHS compliant
- Industrial temperature range from -40°C to +85°C

#### **Application**

- Bluetooth speakers
- Bluetooth music box
- Bluetooth headset
- Car audio applications
- USB audio



#### Module picture as below showing



Figure 1: FSC-BT1006A Picture

## Kalimba DSP

- Enhanced Kalimba DSP coprocessor, 80 MHz, 24-bit fixed-pointcore
- 2 single-cycle MACs: 24x24-bit multiply and 56-bit accumulator
- 32-bit instruction word, dual 24-bit data memory
- 6Kx32-bit program RAM including 1 K instruction cache forexecuting out of internal ROM
- 16K x 24-bit + 16K x 24-bit 2-bank data RAM

## **Audio interfaces**

- Dual I<sup>2</sup>S outputs
- I<sup>2</sup>S input,SPDIF input(uncompressed PCM only)
- USB audio
- Stereo audio ADC with line input, stereo audio DAC
- Supported sample rates of 8, 11.025, 16, 22.05, 32,
   44.1, and48 kHz

## **Physical interfaces**

- UART interface
- USB 2.0 (full-speed) interface, including USB charger

#### detection

- SPI interface for debug and programming
- I<sup>2</sup>C master support
- Up to 14 general-purpose PIOs
- **3 LED drivers with PWM flasher independent of MCU**

#### **Battery charger**

- Lithium ion / Lithium polymer battery charger
- Charger supports 4.20 V and 4.35 V cells
- Instant-on function automatically selects the power supply betweenbattery and USB, which enables operation even if the battery isfully discharged
- Fast charging support
   Up to 200 mA with no external components
- Supports USB charger detection
- Support for thermistor protection of battery pack
- Support to enable end product design to PSE law:
  - Design to JIS-C 8712/8714 (batteries)
  - Testing based on IEEE 1725

#### **Bluetooth features**

- Bluetooth v5.0 specification support
- Qualcomm Bluetooth Low Energy secure connection
- A2DP v1.3.1
- AVRCP v1.6
- HFP v1.7
- HSP v1.2
- SPP v1.2
- DIDv1.3
- HOGP v1.0
- PXP v1.0.1
- FMP v1.0
- BAS v1.0
- proximity pairing and proximity connection



## **Audio features**

- SBC and AAC audio codecs
- Qualcomm TrueWireless Stereo (TWS), which allows twodevices to be configured as a stereo pair
- Configurable Signal Detection to trigger events
- 1 bank of up to 10-stage Speaker Parametric EQ
- 6 banks of up to 5-stage User Parametric EQ for musicenhancement
- Qualcomm Expansion audio processing: 3Dstereo widening
- Compander to compress or expand the dynamic range of the audio
- Post Mastering to improve DAC fidelity
- Dual I<sup>2</sup>S outputs with crossover

## **Additional functionality**

- Support for multi-language programmable audio prompts
- Multipoint support for A2DP connection to 2 A2DP sourcesfor music playback
- Talk-time extension, which automatically reduces processorfunctions to extend use when a low battery condition isdetected



# 2. General Specification

#### Table 1:General Specifications

| Categories         | Features                   | Implementation                                                      |
|--------------------|----------------------------|---------------------------------------------------------------------|
|                    | On-board chip              | QCC3007                                                             |
|                    | Bluetooth Version          | V5.0 Dual-mode Bluetooth low energy radio                           |
|                    | Frequency                  | 2.402 - 2.480 GHz                                                   |
| Wireless           | Transmit Power             | +8 dBm (Maximum)                                                    |
| Specification      | Receive Sensitivity        | -92.0 dBm (typ) $\pi/4$ DQPSK receiver sensitivity                  |
|                    |                            | and -82.0 dBm(typ) 8DPSK receiver sensitivity                       |
|                    |                            | Real-time digitised RSSI available to application                   |
|                    | Raw Data Rates (Air)       | 3 Mbps(Classic BT - BR/EDR)                                         |
|                    |                            | TX, RX, CTS, RTS                                                    |
|                    |                            | General Purpose I/O                                                 |
|                    | UART Interface             | Default 115200,N,8,1                                                |
|                    |                            | Baudrate support from 1200 to 921600                                |
|                    |                            | 5,6,7,8 data bit character                                          |
|                    |                            | 14(maximum – configurable) lines                                    |
|                    | CDIO                       | O/P drive strength (4 mA)                                           |
|                    | GPIO                       | Pull-up resistor (33 KΩ) control                                    |
|                    |                            | Read pin-level                                                      |
|                    | I <sup>2</sup> C Interface | 1 (hardware I <sup>2</sup> C interface). Up to 400 kbps             |
|                    |                            | Master and slave I <sup>2</sup> C interface                         |
|                    | SPI Interface              | SPI debug and programming interface with read accessdisable         |
|                    |                            | locking                                                             |
|                    |                            | Analog input voltage range: 0~ 1.3V                                 |
| Host Interface and | ADC Interface              | Supports single a 10-bit ADC and a 10-bit DAC                       |
| Peripherals        |                            | 1 channels (configured from GPIO total)                             |
| relipherais        | USB Interface              | 1 full-speed (12Mbps)                                               |
|                    |                            | SBC and AAC audio codecs                                            |
|                    |                            | TrueWireless Stereo(TWS), which allows two devices to be configured |
|                    |                            | as a stereo pair                                                    |
|                    |                            | Configurable Signal Detection to trigger events                     |
|                    |                            | 1 bank of up to 10-stage Speaker Parametric EQ                      |
|                    |                            | 6 banks of up to 5-stage User Parametric EQ for musicenhancement    |
|                    | Audio CODEC                | 3Dstereo widening                                                   |
|                    |                            | Compander to compress or expand the dynamic range of the audio      |
|                    |                            | Post Mastering to improve DAC fidelity                              |
|                    |                            | Dual I <sup>2</sup> S outputs with crossover                        |
|                    |                            | USB audio                                                           |
|                    |                            | Stereo audio ADC with line input, stereo audio DAC                  |
|                    |                            | Supported sample rates of 8, 11.025, 16, 22.05, 32, 44.1, and48 kHz |
|                    |                            |                                                                     |

-8-



|                   |                      | MIC THD+N: 0.004%                                           |  |  |
|-------------------|----------------------|-------------------------------------------------------------|--|--|
|                   |                      | Headphone SNR: 96dB                                         |  |  |
|                   |                      | Headphone THD+N: 0.0042%                                    |  |  |
|                   |                      | Headphone Output Voltage: 778mV rms (Full-scale swing)(Max) |  |  |
|                   |                      | Stereo separation (crosstalk): -90dB(Max)                   |  |  |
|                   | 22/222               | SPP (Serial Port Profile) - Up to 600 Kbps                  |  |  |
|                   | BR/EDR               | A2DP/AVRCP/HFP/HSP/HOGP/PBAP/SPP Profiles support           |  |  |
| Profiles          |                      | GATT Client & Peripheral - Any Custom Services              |  |  |
|                   | Bluetooth Low Energy | Simultaneous BR/EDR and BLE support                         |  |  |
| Maximum           | BR/EDR               | up to 7 active slaves                                       |  |  |
| Connections       | Bluetooth Low Energy | 1 connection as peripheral, up to 5 connections as central  |  |  |
|                   |                      | Via UART(TBD)                                               |  |  |
| F)M/ up grada     |                      | USB(TBD)                                                    |  |  |
| FW upgrade        |                      | OTA                                                         |  |  |
|                   |                      | SPI                                                         |  |  |
| Supply Voltage    | Supply               | VDD_IO: 1.7 ~ 3.6V; VBAT_IN: 2.8V~ 4.3V                     |  |  |
|                   |                      | Max Peak Current(TX Power @ +8dBm TX): 78mA                 |  |  |
| Power Consumption |                      | Standby Doze (Waitevent) - 15mA (TBD)                       |  |  |
|                   |                      | Deep Sleep - <1mA(TBD)                                      |  |  |
| Physical          | Dimensions           | 13mm(W) X 26.9mm(L) X 1.8mm(H); Pad Pitch 1mm               |  |  |
| Fue income antal  | Operating            | -40°C to +85°C                                              |  |  |
| Environmental     | Storage              | -40°C to +105°C                                             |  |  |
| Missellanseus     | Lead Free            | Lead-free and RoHS compliant                                |  |  |
| Miscellaneous     | Warranty             | One Year                                                    |  |  |
| Humidity          |                      | 10% ~ 90% non-condensing                                    |  |  |
| MSL grade:        |                      | MSL 3                                                       |  |  |
| ESD grade:        |                      | Human Body Model: Class2 2kV (all pins)                     |  |  |
|                   |                      | Charged Device Model: Class III 500 V (all pins)            |  |  |



# 3. HARDWARE SPECIFICATION

| <b>—</b> 1 <b>—</b>    | GND GND                                                                                          | <b>—</b> 52 <b>—</b> |
|------------------------|--------------------------------------------------------------------------------------------------|----------------------|
| <u>     2     </u>     | AIOO EXT_ANT                                                                                     | <b>—</b> 51 <b>—</b> |
| <u> </u>               | NC GND                                                                                           | <b>—</b> 50 <b>—</b> |
| <b>—</b> 4 <b>—</b>    | I2S2_SCK/PIO9 SPK_LP                                                                             | <b>—</b> 49 <b>—</b> |
| <b>—</b> 5 <b>—</b>    | I2S2_SD_IN/PIO8 SPK_LN                                                                           | <b>—</b> 48 <b>—</b> |
| <u>     6     </u>     | I2S2_SD_OUT/PIO6/I2C_SCL SPK_RP                                                                  | <b>—</b> 47 <b>—</b> |
| <del>7</del>           | I2S2_WS/PIO7/I2C_SDA SPK_RN                                                                      | <b>—</b> 46 <b>—</b> |
| <u>       8       </u> | RESET MIC_L_BIAS                                                                                 | <b>—</b> 45 <b>—</b> |
| <u>     9     </u>     | SPI_CSB/PIO4/I2S1_WS MIC_LN/LINE_LN                                                              | <b>—</b> 44 <b>—</b> |
| <b>—</b> 10 <b>—</b>   | SPI_MOSI/PIO2/I2S1_SD_IN/SPDIF_IN MIC_LP/LINE_LP                                                 | <b>—</b> 43 <b>—</b> |
| <b>—</b> 11 <b>—</b>   | SPI_MISO/PIO3/I2S1_SD_OUT MIC_L_BIAS                                                             | <b>—</b> 42 <b>—</b> |
| <b>—</b> 12 <b>—</b>   | SPI_CLK/PIO5/I2S1_SCK LINE_RN                                                                    | <b>—</b> 41 <b>—</b> |
| <b>—</b> 13 <b>—</b>   | BT_TX/PIO1 LINE_RP                                                                               | <b>—</b> 40 <b>—</b> |
| <b>—</b> 14 <b>—</b>   | BT_RX/PIO0 VCC_CHG                                                                               | <b>—</b> 39 <b>—</b> |
| <b>—</b> 15 <b>—</b>   | BT_CTS/PIO17 USB_DN                                                                              |                      |
| <b>—</b> 16 <b>—</b>   | BT_RTS/PIO16 USB_DP                                                                              | <b>—</b> 37 <b>—</b> |
| <b>—</b> 17 <b>—</b>   | LEDO VDD_IO                                                                                      | -36-                 |
| -18-                   | LED1 <u>5</u> 1.8V_OUT                                                                           | -35-                 |
| <b>—</b> 19 <b>—</b>   | LED2 O VREGENABLE                                                                                | <b>—</b> 34 <b>—</b> |
| <b>—</b> 20 <b>—</b>   | NCŚ VBAT_IN                                                                                      |                      |
| <b>—</b> 21 <b>—</b>   |                                                                                                  | <b>—</b> 32 <b>—</b> |
|                        | LED1<br>LED2<br>LED2<br>LED2<br>LED2<br>NC<br>NC<br>NC<br>NC<br>NC<br>NC<br>NC<br>NC<br>NC<br>NC |                      |
|                        | GND<br>SPI/I3<br>NC<br>NC<br>NC<br>NC<br>VDD_<br>VDD_                                            |                      |
|                        | 22 23 24 25 26 27 28 29 30 31                                                                    |                      |

Figure 3:FSC-BT1006A PIN Diagram(Top View)

# **3.2PIN Definition Descriptions**

Table 2: Pindefinition

| Pin | Pin Name      | Туре | Pin Descriptions                                  | Notes  |
|-----|---------------|------|---------------------------------------------------|--------|
| 1   | GND           | Vss  | Power Ground                                      |        |
| 2   | AIO0          | I/O  | Analogueprogrammable input/output line 0          | Note 8 |
| 3   | NC            |      |                                                   |        |
| 4   | I2S2_SCK/PIO9 | I/O  | Programmable input/output line 9                  | Note   |
|     |               |      | Alternative Function: I2S2 synchronous data clock | 5,6,10 |

-10-

Shenzhen Feasycom Technology Co.,Ltdwww.feasycom.com

#### FSC-BT1006A Datasheet



| 5  | I2S2_SD_IN/PIO8           | I/O | Programmable input/output line 8                        | Note    |
|----|---------------------------|-----|---------------------------------------------------------|---------|
|    |                           |     | Alternative Function: I2S2 synchronous data input       | 5,6,10  |
| 6  | I2S2_SD_OUT/PIO6/I2C_SCL  | I/O | Programmable input/output line 6                        | Note5,6 |
|    |                           |     | Alternative Function1: I2S2 synchronous data output     | ,10     |
|    |                           |     | Alternative Function2: I2C_SCL                          |         |
| 7  | I2S2_WS/PIO7/I2C_SDA      | I/O | Programmable input/output line 7                        | Note    |
|    |                           |     | Alternative Function1: I2S2 word select.                | 5,6,10  |
|    |                           |     | Alternative Function2: I2C_SDA                          |         |
| 8  | RESET                     | I   | Reset if low.Pull low for minimum 5 ms to cause a reset |         |
| 9  | SPI_CSB/PIO4/I2S1_WS      | I/O | Chip select for SPI, active low. (Debug)                | Note    |
|    |                           |     | Alternative Function1:Programmable input/output line 4  | 5,6,10  |
|    |                           |     | Alternative Function2:I2S1 word select                  |         |
| 10 | SPI_MOSI/PIO2/I2S1_SD_IN/ | I/O | SPI data input. (Debug)                                 | Note    |
|    | SPDIF_IN                  |     | Alternative Function1:Programmable input/output line 2  | 5,6,10  |
|    |                           |     | Alternative Function2: I2S1 synchronous data input      |         |
|    |                           |     | Alternative Function3: SPDIF input                      |         |
| 11 | SPI_MISO/PIO3/I2S1_SD_OU  | I/O | SPI data output. (Debug)                                | Note    |
|    | Т                         |     | Alternative Function1:Programmable input/output line 3  | 5,6,10  |
|    |                           |     | Alternative Function2:I2S1 synchronous data output      |         |
| 12 | SPI_CLK/PIO5/I2S1_SCK     | I/O | SPI clock. (Debug)                                      | Note    |
|    |                           |     | Alternative Function1:Programmable input/output line 5  | 5,6,10  |
|    |                           |     | Alternative Function2:I2S1 synchronous data clock       |         |
| 13 | BT_TX/PIO1                | I/O | UART Data output                                        | Note    |
|    |                           |     | Alternative Function:Programmable input/output line 1   | 5,6,10  |
| 14 | BT_RX/PIO0                | I/O | UART Data input                                         | Note    |
|    |                           |     | Alternative Function: Programmable input/output line 0  | 5,6,10  |
| 15 | BT_CTS/PIO17              | I/O | UART clear to send, active low                          | Note    |
|    |                           |     | Alternative Function: Programmable input/output line 17 | 5,6,10  |
| 16 | BT_RTS/PIO16              | I/O | UARTrequest to send, active low                         | Note    |
|    |                           |     | Alternative Function: Programmable input/output line 16 | 5,6,10  |
| 17 | LED0                      | I/O | LED driver. (RED LED)                                   |         |
| 18 | LED1                      | I/O | LED driver. (BLUE LED)                                  |         |
| 19 | LED2                      | I/O | LED driver. (GREEN LED)                                 |         |
| 20 | NC                        |     |                                                         |         |
| 21 | NC                        |     |                                                         |         |
| 22 | GND                       | Vss | Power Ground                                            |         |
| 23 | SPI/I2S_SEL               | I   | Input with weak pull-down                               |         |
|    |                           |     | SPI/I²S select input: 0 = I²S/PIO interface; 1 = SPI    |         |
| 24 | NC                        |     |                                                         |         |
| 25 | NC                        |     |                                                         |         |
| 26 | NC                        |     |                                                         |         |
| 27 | PIO18                     | I/O | Programmable input/output line 18                       |         |
| 28 | PIO21                     | I/O | Programmable input/output line 21                       |         |
|    | NC                        |     |                                                         |         |



| 30 | NC               |     |                                                             |        |
|----|------------------|-----|-------------------------------------------------------------|--------|
| 31 | VDD_USB/3.3V_OUT | Vdd | Positive supply for USB ports/ 3.3V bypass linear regulator | Note 7 |
|    |                  |     | output                                                      |        |
| 32 | GND              | Vss | Power Ground                                                |        |
| 33 | VBAT_IN          | Vdd | Power supply voltage 2.8V~ 4.3V(Battery positive terminal)  |        |
| 34 | VREGENABLE       | I   | Power enable                                                | Note 3 |
|    |                  |     | * The PIN on electricity than VBAT_IN and VDD_IO foot 100   |        |
|    |                  |     | ms delay.                                                   |        |
| 35 | 1.8V_OUT         | Vdd | 1.8V switch-mode power regulator output                     | Note 1 |
| 36 | VDD_IO           | Vdd | Power supply voltage 1.7V ~ 3.6V (for input/output ports)   | Note   |
|    |                  |     |                                                             | 2,10   |
| 37 | USB_DP           | I/O | USB data positive                                           | Note 4 |
| 38 | USB_DN           | I/O | USB data negative                                           | Note 4 |
| 39 | VCC_CHG          | Vdd | Battery charger input (5V)                                  | Note 4 |
| 40 | LINE_RP          | I   | Line input positive, right                                  |        |
| 41 | LINE_RN          | I   | Line input negative, right                                  |        |
| 42 | MIC_L_BIAS       | 0   | Microphone L bias                                           |        |
| 43 | MIC_LP/LINE_LP   | I   | Line or Microphone input positive, left                     |        |
| 44 | MIC_LN/LINE_LN   | I   | Line or Microphone input negative, left                     |        |
| 45 | MIC_L_BIAS       | 0   | Microphone L bias                                           |        |
| 46 | SPK_RN           | 0   | Speaker output negative, right                              |        |
| 47 | SPK_RP           | 0   | Speaker output positive, right                              |        |
| 48 | SPK_LN           | 0   | Speaker output negative, left                               |        |
| 49 | SPK_LP           | 0   | Speaker output positive, left                               |        |
| 50 | GND              | Vss | Power Ground                                                |        |
| 51 | EXT_ANT          | RF  | Bluetooth 50 $\Omega$ transmitter output /receiver input    | Note 9 |
| 52 | GND              | Vss | Power Ground                                                |        |
|    |                  |     |                                                             |        |

#### Module Pin Notes:

| I VIOUUIC I | in notes.                                                                                                                                                                                                                                                                                                                                   |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Note 1      | The internal output of 1.8 V power supply provides maximum 30MA current, and the specific use method can see the application circuit diagram                                                                                                                                                                                                |
| Note 2      | Provid voltage reference to I/O, such as: PIO, UART, SPI, I2S, PCM, etc                                                                                                                                                                                                                                                                     |
| Note 3      | Regulator enable input.Can also be sensed as an input.<br>Regulator enable and multifunction button. A high input (tolerant to VBAT) enables the on-chip regulators,<br>which can then be latched on internally and the button used as a multifunction input.<br><b>* The PIN on electricity than VBAT_IN and VDD_IO foot 100 ms delay.</b> |
| Note 4      | Using USB function and Lithium battery charging function, the pin should connect 5V voltage                                                                                                                                                                                                                                                 |
| Note 5      | 1, Alternate I <sup>2</sup> C function<br>2, I <sup>2</sup> C Serial Clock and Data.                                                                                                                                                                                                                                                        |
|             | It is essential to remember that pull-up resistors on both SCL and SDA lines are not provided in the module                                                                                                                                                                                                                                 |
|             | and MUST be provided external to the module.                                                                                                                                                                                                                                                                                                |
| Note 6      | For customized module, this pin can be work as I/O Interface.                                                                                                                                                                                                                                                                               |
| Note 7      | 1, When you need to use the USB function,<br>this pin needs to be connected to 3.3V (voltage range: 3.1V~3.6V)                                                                                                                                                                                                                              |



|         | 2, when the No. 39 PIN (VCC_CHG) with a 5V input pin,<br>this pin outputs 3.2V ~ 3.4V (maximum current: 250mA)                                                                                                                                                                                |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Note 8  | Analog input voltage range: 0~ 1.3V                                                                                                                                                                                                                                                           |
| Note 9  | By default, this PIN is an empty feet. This PIN can connect to an external antenna to improve the Bluetooth signal coverage.<br>If you need to use an external antenna, by modifying the module on the OR resistance to block out the on-board antenna; Or contact Feasycom for modification. |
| Note 10 | Note: IO ports are 1.7~3.7V level (for example: SPI, UART, PIO, I2S)                                                                                                                                                                                                                          |

# 4. PHYSICAL INTERFACE

#### 4.1 Power Management

#### 4.1.1 Power Supply

The transient response of the regulator is important. If the power rails of the module are supplied from an external voltage source, the transient response of any regulator used should be 20µs or less. It is essential that the power rail recovers quickly.

#### 4.1.2 Battery Charger

#### 4.1.2.1 Battery Charger Hardware Operating Modes

The default mode for the FSC-BT1006A battery charger is OFF.

The internal charger circuit can provide up to 200mA of charge current.

The battery charger hardware is controlled by the on-chip application. The battery charger has 5 modes:

- Disabled
- Trickle charge
- Fast charge
- Standby: fully charged or float charge
- Error: charging input voltage, VCHG, is too low

The battery charger operating mode is determined by the battery voltage and current, see the table below and the picture below.

| Table 3. Batter | Charger Operatir   | ng Modes Determined b | w Battory Volta | ge and Current  |
|-----------------|--------------------|-----------------------|-----------------|-----------------|
| Idule 5. Daller | y Charger Operatii | ig modes Determined t | y ballery volla | ige and Current |

| Parameter                                                            | Battery Charger Enabled              | VBAT_SENSE(internal)                                                     |
|----------------------------------------------------------------------|--------------------------------------|--------------------------------------------------------------------------|
| Off                                                                  | No                                   | Х                                                                        |
| Trickle charge                                                       | Yes                                  | >0 and <v<sub>fast</v<sub>                                               |
| Fast charge                                                          | Yes                                  | >V <sub>fast</sub> and <v<sub>float</v<sub>                              |
| Standby                                                              | Yes                                  | $I_{term}$ <sup>(a)</sup> and >(V <sub>float</sub> - V <sub>hyst</sub> ) |
| Error                                                                | Yes                                  | >(VCC_CHG - 50mV)                                                        |
| )<br>I)I <sub>term</sub> is approximately 10% of I <sub>fast</sub> f | or a given I <sub>fast</sub> setting |                                                                          |

Shenzhen Feasycom Technology Co., Ltdwww.feasycom.com



The picture belowshows the mode-to-mode transition voltages. These voltages are fixed and calibrated. The transition between modes can occur at any time.



Figure 4:Battery Charger Mode-to-Mode Transition Diagram

#### **Disabled Mode**

In the disabled mode the battery charger is fully disabled and draws no active current on any of its terminals.

## Trickle Charge Mode

In the trickle charge mode, when the voltage on VBAT\_SENSE is lower than the V<sub>fast</sub>threshold, a current of

approximately 10% of the fast charge current, I<sub>fast</sub>, is sourced from the VBAT\_IN pin.

The V<sub>fast</sub> threshold detection has hysteresis to prevent the charger from oscillating between modes.

#### Fast Charge Mode

When the voltage on VBAT\_SENSE is greater than V<sub>fast</sub>, the current sourced from the VBAT pin increases to I<sub>fast</sub>. I<sub>fast</sub> is between 10mA and 200mA set by PS Key or a VM trap. In addition, I<sub>fast</sub> is calibrated in production test to correct for process variation in the charger circuit.

The current is held constant at  $I_{fast}$  until the voltage at VBAT\_SENSE reaches  $V_{float}$ , then the charger reduces the current sourced to maintain a constant voltage on the VBAT\_SENSE pin.

When the current sourced is below the termination current,  $I_{term}$ , the charging stops and the charger enters standby mode.  $I_{term}$  is typically 10% of the fast charge current.

#### Standby Mode



When the battery is fully charged, the charger enters standby mode, and battery charging stops. The battery voltageon the VBAT\_SENSE pin is monitored, and when it drops below a threshold set at V<sub>hyst</sub> below the final chargingvoltage, V<sub>float</sub>, the charger re-enters fast charge mode.

#### Error Mode

The charger enters the error mode if the voltage on the VCC\_CHG pin is too low to operate the charger correctly(VBAT\_SENSE is greater than VCC\_CHG - 50mV (typical)).

In this mode, charging is stopped. The battery charger does not require a reset to resume normal operation.

#### 4.1.2.2 Battery Charger Trimming and Calibration

The battery charger default trim values are written by Feasycom into non-volatile memory when each IC is produced. Feasycom provides various PS Keys for overriding the default trims.

## 4.1.2.3 On-chip application Battery Charger Control

The on-chip application charger code has overall supervisory control of the battery charger and is responsible for:

- Responding to charger power connection/disconnection events
- Monitoring the temperature of the battery
- Monitoring the temperature of the die to protect against silicon damage
- Monitoring the time spent in the various charge states
- Enabling/disabling the charger circuitry based on the monitored information
- Driving the user visible charger status LED(s)

#### 4.1.2.4 Battery Charger Firmware and PS Keys

The battery charger firmware sets up the charger hardware based on the PS Key settings and call traps from the VM charger code. It also performs the initial analogue trimming. Settings for the charger current depend on the battery capacity and type, which are set by the user in the PS Keys.

#### 4.2 Reset

FSC-BT1006A is reset from several sources:

- Power-on reset
- USB charger attach reset
- Software configured watchdog timer

At reset the digital I/O pins are set to inputs for bidirectional pins and outputs are set to tristate.

NOTE: Reset can also be triggered by a UART break symbol if:

 Host interface is any UART transport And



**Full Chip Reset** 

PSKEY\_HOSTIO\_UART\_RESET\_TIMEOUT is set to a value more than 1000 1 A reboot function is also available under software control.

#### 4.2.1Digital Pin States on Reset

This table shows the pin states of FSC-BT1006A on reset. PU and PD default to weak values unless specified otherwise.

I/O Type

# Table 4: Pin States on Reset Pin Name/Group

|        |                      | -                |
|--------|----------------------|------------------|
| USB_DP | Digitalbidirectional | Tristate         |
| USB_DN | Digitalbidirectional | Tristate         |
| PIOO   | Digitalbidirectional | Strong pull-up   |
| PIO1   | Digitalbidirectional | Strong pull-up   |
| PIO2   | Digitalbidirectional | Weak pull-down   |
| PIO3   | Digitalbidirectional | Weak pull-down   |
| PIO4   | Digitalbidirectional | Weak pull-down   |
| PIO5   | Digitalbidirectional | Weak pull-down   |
| PIO6   | Digitalbidirectional | Strong pull-down |
| PIO7   | Digitalbidirectional | Strong pull-down |
| PIO8   | Digitalbidirectional | Strong pull-up   |
| PIO9   | Digitalbidirectional | Strong pull-down |
| PIO16  | Digitalbidirectional | Strong pull-up   |
| PIO17  | Digitalbidirectional | Strong pull-down |
| PIO18  | Digitalbidirectional | Weak pull-down   |
| PIO21  | Digitalbidirectional | Weak pull-down   |
|        |                      |                  |

#### 4.3 **General Purpose Analog IO**

FSC-BT1006A has 1 general-purpose analogue interface pins, AIO0.Typically, this pin connects to a thermistor forbattery pack temperature measurements during charging.

#### **General Purpose Digital IO** 4.4

FSC-BT1006A provides up to 14 lines of programmable bidirectional I/O, PIO[21,18:16,9:0].

#### 4.5 **RF Interface**

For this module, the antenna must be connected to work properly.

The user can connect a 50ohm antenna directly to the RF port.

2402–2480 MHz Bluetooth 5.0 Dual Mode (BT and BLE); 1 Mbps to 3 Mbps over the air data rate.

-16-

- TX output power of +9dBm(MAX). **1**20
- Receiverto achieve maximum sensitivity -92dBm @ 1 Mbps BLE or Classic BT, 2 Mbps, 3 Mbps. 1



# 4.6 Serial Interfaces

#### 4.6.1 UART Interface

FSC-BT1006Aprovides one channels of Universal Asynchronous Receiver/Transmitters(UART)(Full-duplex asynchronous communications). The UART Controller performs a serial-to-parallel conversion on data received from the peripheral and a parallel-to-serial conversion on data transmitted from the CPU. Each UART Controller channel supports ten types of interrupts.

This is a standard UART interface for communicating with other serial devices. The UART interface provides a simple mechanism for communicating with other serial devices using the RS232 protocol.

When the module is connected to another digital device, UART\_RX and UART\_TX transfer data between the two devices. The remaining two signals, UART\_CTS and UART\_RTS, can be used to implement RS232 hardware flow control where both are active low indicators.

This module output is at 3.3V CMOS logic levels (tracks VCC). Level conversion must be added to interface with an RS-232 level compliant interface.

Some serial implementations link CTS and RTS to remove the need for handshaking. We do not recommend linking CTS and RTS except for testing and prototyping. If these pins are linked and the host sends data when the FSC-BT1006A deasserts its RTS signal, there is significant risk that internal receive buffers will overflow, which could lead to an internal processor crash. This drops the connection and may require a power cycle to reset the module. We recommend that you adhere to the correct CTS/RTS handshaking protocol for proper operation.

#### Table 5: Possible UART Settings

| Parameter           | Possible Values   |                      |  |  |
|---------------------|-------------------|----------------------|--|--|
|                     | Minimum           | 1200 baud (≤2%Error) |  |  |
| Baudrate            | Standard          | 115200bps(≤1%Error)  |  |  |
|                     | Maximum           | 4Mbaud(≤1%Error)     |  |  |
| Flow control        | RTS/CTS, or None  |                      |  |  |
| Parity              | None, Odd or Even |                      |  |  |
| Number of stop bits |                   | 1 /2                 |  |  |
| Bits per channel    |                   | 8                    |  |  |

When connecting the module to a host, please make sure to follow .





Figure 5: UART Connection

The UART interface resets FSC-BT1006A on reception of a break signal. A break is identified by a continuous logic low (0V) on the UART\_RX terminal, as belowpicture shows. If t BRK is longer than the value defined by the PSKEY\_HOSTIO\_ UART \_RESET\_TIMEOUT, a reset occurs. This feature enables a host to initialise the system toa known state. Also, FSC-BT1006A can issue a break character for waking the host.





The UART interface is tristate while FSC-BT1006A is being held in reset. This enables the user to connect other devices onto the physical UART bus. The restriction with this method is that any devices connected to this bus must ristate when FSC-BT1006A reset is de-asserted and the firmware begins to run.

# 4.6.2 I<sup>2</sup>C Interface

FSC-BT1006A includes a configurable I<sup>2</sup>C interface.

I<sup>2</sup>C is a two-wire, bi-directional serial bus that provides a simple and efficient method of data exchange between devices. The I<sup>2</sup>C standard is a true multi-master bus including collision detection and arbitration that prevents data corruption if two or more masters attempt to control the bus simultaneously.

Data is transferred between a Master and a Slave synchronously to SCL on the SDA line on a byte-by-byte basis. Each data byte is 8-bit long. There is one SCL clock pulse for each data bit with the MSB being transmitted first. An acknowledge bit follows each transferred byte. Each bit is sampled during the high period of SCL; therefore, the SDA line may be changed only during the low period of SCL and must be held stable during the high period of SCL. A transition on the SDA line while SCL is high is interpreted as a command (START or STOP). Please refer to the following figure for more details about I<sup>2</sup>C Bus Timing.





#### Figure 7: I2C Bus Timing

The device on-chip  $I^2C$  logic provides the serial interface that meets the  $I^2C$  bus standard modespecification. The  $I^2C$  port handles byte transfers autonomously. The  $I^2C$  H/W interfaces to the  $I^2C$  bus via two pins: SDA and SCL. Pull up resistor is needed for  $I^2C$  operation as these are open drain pins. When the I/O pins are used as  $I^2C$  port, user must set the pins function to  $I^2C$  in advance.

#### 4.6.3USB Interface

FSC-BT1006A has a full-speed (12Mbps) USB interface for communicating with other compatible digital devices. The USB interface on FSC-BT1006A acts as a USB peripheral, responding to requests from a master host controller.

FSC-BT1006A supports the Universal Serial Bus Specification, Revision v2.0 (USB v2.0 Specification) and USB Battery Charging Specification, available from <u>http://www.usb.org</u>. For more information on how to integrate the USB interface on FSC-BT1006A see the Bluetooth and USB Design Considerations Application Note.

As well as describing USB basics and architecture, the application note describes:

- Power distribution for high and low bus-powered configurations
- Power distribution for self-powered configuration, which includes USB VBUS monitoring (when VBUS is>3.1)
- USB enumeration
- Electrical design guidelines for the power supply and data lines, as well as PCB tracks and the effects offerrite beads
- USB suspend support
- Battery charging from USB, which describes dead battery provision, charge currents, charging in suspend modes and USB VBUS voltage consideration
- USB termination when interface is not in use
- Internal modules, certification and non-specification compliant operation

#### **4.7LED Drivers**

FSC-BT1006A includes a 3-pad synchronised PWM LED driver for driving RGB LEDs for producing a wide rangeof colors. All LEDs are controlled by firmware.

The terminals are open-drain outputs, so the LED must be connected from a positive supply rail to the pad in series with a current-limiting resistor.





Figure 8: LED Equivalent Circuit

If a known value of current is required through the LED to give a specific luminous intensity, then the value of R<sub>LED</sub> is calculated.

$$I_{LED} = \frac{VDD - V_F}{R_{LED} + R_{ON}}$$

For the LED pads to act as resistance, the external series resistor,  $R_{LED}$ , needs to be such that the voltage dropacross it,  $V_{R}$ , keeps  $V_{PAD}$  below 0.5V.

$$VDD=V_F+V_R+V_{PAD}$$

#### Note:

The LED current adds to the overall current. Conservative LED selection extends battery life.

#### **4.8Audio Interfaces**

The audio interface circuit consists of:

- Single analog microphone input or dual analog line inputs
- Dual analogue audio outputs
- Idigital microphone inputs
- 1 configurable I<sup>2</sup>S interface
- Configurable SPDIF input interface





#### Figure 9: Audio Interface

#### 4.8.1 Audio Input and Output

The audio input circuitry consists of 2 independent 16-bit high-quality ADC channels:

- Programmable as either stereo or dual-monoinputs.
- **1** input programmable as either microphone or line input, the other as line input only.
- Each channel can be connected as either single-ended or fully differential.
- Each channel has an analog and digital programmable gain stage.

The audio output circuitry consists of a dual differential class A-B output stage.

**Note:**FSC-BT1006A is designed for a differential audio output. If a single-ended audio output is required, use anexternal differential to single-ended converter.

#### 4.8.2 Audio Codec Interface

The interface has the following features:

- Stereo and mono analog input for voice band and audio band
- Stereo and mono analog output for voice band and audio band

**Note:**To avoid any confusion regarding stereo operation, this data sheet explicitly states which is the left and rightchannel for audio output. Regarding audio input, software, and any registers, channel 0 or channel

Arepresents the left channel and channel 1 or channel B represents the right channel.

#### Audio Codec Block Diagram





Figure 10: Audio Codec Input and Output Stages

FSC-BT1006A audio codec uses a fully differential architecture in the analog signal path, This architecture results in low common-mode-noise sensitivity and good power supply rejection while effectively doubling the signal amplitude. It operates from a dual power supply, VDD\_AUDIO(internal) for the audio circuits and VDD\_AUDIO\_DRV (internal) for the audio driver circuits.

#### ADC

The FSC-BT1006A consists of 2 high-quality ADCs

- Each ADC has a second-order Sigma-Delta converter.
- Each ADC is a separate channel with identical functionality.
- Each channel has an analog and a digital gain stage.

## ADC Sample Rate Selection

Each ADC supports the following pre-defined sample rates, although other rates are programmable, e.g. 40kHz:

- 8kHz
- 11.025kHz
- 🛚 16kHz
- **22.050kHz**
- 🛚 24kHz
- 🛎 32kHz
- a 44.1kHz
- 🛚 48kHz

## ADC Audio Input Gain

The picture below shows that the FSC-BT1006A audio input gain consists of:

An analogue gain stage based on a pre-amplifier and an analogue gain amplifier



#### A digital gain stage





#### ADC Pre-amplifier and analog/digital Gain

The gain of the ADC inputs can be configured in the range of -27 dB to 63.5 dB steps, making it suitable for line andmicrophone input levels. 0 dB is 1600 mV pk-pk input.

The ADC input impedance is nominal 6 k $\Omega$  except when 0 dB pre-amplifier gain is selected when it becomes 12 k $\Omega$ . If the input pre-amplifier is disabled, the input impedance varies between 6 k $\Omega$  and 34 k $\Omega$ , depending on gainselection. In normal operation, the input pre-amplifier is enabled.

Calls connected by the VM stream automatically select the distribution of gain within the ADC for best performance. Alternatively, the individual gain stages can be set.

#### **ADC Digital Gain**

A digital gain stage inside the ADC varies from -24dB to 21.5dB, see following table. There is also a fine gain interface with a 9-bit gain setting allowing gain changes in 1/32 steps, for more infomation contact Feasycom. The firmware controls the audio input gain.

| Digital Gain Selection<br>Value | ADC Digital Gain Setting(dB) | Digital Gain Selection<br>Value | ADC Digital Gain Setting(dB) |
|---------------------------------|------------------------------|---------------------------------|------------------------------|
| 0                               | 0                            | 8                               | -24                          |
| 1                               | 3.5                          | 9                               | -20.5                        |
| 2                               | 6                            | 10                              | -18                          |
| 3                               | 9.5                          | 11                              | -14.5                        |
| 4                               | 12                           | 12                              | -12                          |
| 5                               | 15.5                         | 13                              | -8.5                         |
| 6                               | 18                           | 14                              | -6                           |
| 7                               | 21.5                         | 15                              | -2.5                         |

#### Table 6: ADC Audio Input Gain Rate

#### ADC Digital IIR Filter



The ADC contains 2 integrated anti-aliasing filters:

- A long IIR filter suitable for music (>44.1kHz)
- G.722 filter is a digital IIR filter that improves the stop-band attenuation required for G.722 compliance(which is the best selection for 8kHz / 16kHz / voice)

For more information contact Feasycom.

# DAC

The DAC consists of:

- Each DAC has a fourth-order Sigma-Delta converter.
- Each DAC is a separate channel with identical functionality.
- Each channel has an analog and a digital gain stage.

#### DAC Sample Rate Selection

Each DAC supports the following sample rates:

- 🛎 8kHz
- 11.025kHz
- 🛚 16kHz
- **22.050kHz**
- 32kHz
- a 40kHz
- 🛎 44.1kHz
- 🛚 48kHz
- 96kHz

#### **DAC Gain**

The DAC outputs have two gain stages, a digital stage followed by an analog stage. The digital gain varies between-24 dB and 21.5 dB and the analog gain between 0 dB and -21 dB, giving a total range of -45 dB to 21.5 dB.

Calls connected by the VM stream automatically select the distribution of gain within the DAC for best performance. Alternatively, the individual gain stages can be set.

| Digital Gain Selection<br>Value | DAC Digital Gain Setting(dB) | Digital Gain Selection<br>Value | DAC Digital Gain Setting(dB) |
|---------------------------------|------------------------------|---------------------------------|------------------------------|
| 0                               | 0                            | 8                               | -24                          |
| 1                               | 3.5                          | 9                               | -20.5                        |
| 2                               | 6                            | 10                              | -18                          |
| 3                               | 9.5                          | 11                              | -14.5                        |
| 4                               | 12                           | 12                              | -12                          |

#### Table 7: DAC Digital Gain Rate Selection

#### FSC-BT1006A Datasheet



| 5 | 15.5 | 13 | -8.5 |
|---|------|----|------|
| 6 | 18   | 14 | -6   |
| 7 | 21.5 | 15 | -2.5 |

#### Table 8: DAC Analogue Gain Rate Selection

| Analogue Gain Selection<br>Value | DAC Analogue Gain<br>Setting(dB) | Analogue Gain Selection<br>Value | DAC Analogue Gain<br>Setting(dB) |
|----------------------------------|----------------------------------|----------------------------------|----------------------------------|
| 7                                | 0                                | 3                                | -12                              |
| 6                                | -3                               | 2                                | -15                              |
| 5                                | -6                               | 1                                | -18                              |
| 4                                | -9                               | 0                                | -21                              |

#### **DAC Digital FIR Filter**

The DAC contains an integrated digital FIR filter with the following modes:

- A default long FIR filter for best performance at >= 44.1kHz.
- A short FIR to reduce latency.
- A narrow FIR (a sharp roll-off at Nyquist) for G.722 compliance. Best for 8kHz/16kHz.

#### 4.8.3 Microphone bias generator

FSC-BT1006A contains an independent low-noise microphone bias generator. The microphone bias generator is recommended for biasing electret condensor microphones.



#### Figure 12: Microphone Biasing

The microphone bias generator provides a selectable output voltage of 1.8 V or 2.6 V nominal and derives its powerfrom VBAT or VOUT\_3V3. No output capacitor is required.

The bias resistor R1 should match the microphone load impedance, and typically is 2.2 k $\Omega$ . C1 and C2 are



typically100/150 nF to give a bass roll-off to limit wind noise on the microphone.

The mic bias generator has a maximum drop out of 300 mV, if VBAT drops below (selected output voltage – drop outvoltage), the output voltage will fall below specification. The generator will continue to operate but noise performancewill be impaired.

#### 4.8.4Line input

The picture belowshow 2 circuits for line input operation and show connections for either differential or single-ended inputs.

In line input mode, the input impedance of the pins to ground varies from  $6k\Omega to 34k\Omega depending$  on input gainsetting.



Figure 13: Differential Input



Figure 14: Single-ended Input

#### **4.8.5Output Stage**

The output stage digital circuitry converts the signal from 16-bit per sample, linear PCM of variable sampling frequency to bit stream, which is fed into the analogue output circuitry.

The analogue output circuit comprises a DAC, a buffer with gain-setting, a low-pass filter and a class AB outputstage amplifier.



The picture below shows that the output is available as a differential signal between SPKR\_LN and SPKR\_LPfor the left channel, and between SPKR\_RN and SPKR\_RP for the right channel.



Figure 15: Speaker Output

#### 4.8.6I2S1 and I2S2 interface

FSC-BT1006Asupports I2S input and output via its two industry-standard I2S digital audio interfaces, left-justified orright-justified.

FSC-BT1006Asupports several alternative PCM data formats. For further details, contact QTIL. When in PCMmode, the following pin name to function mappings apply.

 Table 9: Alternative functions of the digital audio bus interface on the PCM interface

| PCM function |
|--------------|
| PCM_OUT      |
| PCM_IN       |
| PCM_SYNC     |
| PCM_CLK      |
|              |





I<sup>2</sup>S Mode



#### Table 10: Digital audio interface slave timing

| Min | Туре | Max      | Unit     |
|-----|------|----------|----------|
| -   | -    | 6.2      | MHz      |
| -   | -    | 96       | KHz      |
| 80  | -    | -        | ns       |
| 80  | -    | -        | ns       |
|     | - 80 | <br>80 - | 96<br>80 |

#### Table 11:I2S slave mode timing

| Min | Туре                 | Max                           | Unit                                                                           |
|-----|----------------------|-------------------------------|--------------------------------------------------------------------------------|
| 20  | -                    | -                             | ns                                                                             |
| 2.5 | -                    | -                             | ns                                                                             |
| -   | -                    | 20                            | ns                                                                             |
| 20  | -                    | -                             | ns                                                                             |
| 2.5 | -                    | -                             | ns                                                                             |
|     | 20<br>2.5<br>-<br>20 | 20 -<br>2.5 -<br>20 -<br>20 - | 20     -     -       2.5     -     -       -     -     20       20     -     - |

Shenzhen Feasycom Technology Co., Ltdwww.feasycom.com

-28-





Figure 17: Digital audio interface slave timing

#### Table 12: Digital audio interface master timing

| Parameter     | Min | Туре | Max | Unit |
|---------------|-----|------|-----|------|
| SCK Frequency | -   | -    | 6.2 | MHz  |
| WS Frequency  | -   | -    | 96  | KHz  |
|               |     |      |     |      |

#### Table 13:I2Smaster mode timing parameters, WS and SCK as outputs

| Parameter                                                     | Min   | Туре | Max   | Unit |
|---------------------------------------------------------------|-------|------|-------|------|
| $t_{\mbox{\scriptsize spd}}$ - SCK low to WS valid delay time | -     | -    | 39.27 | ns   |
| $t_{\mbox{\scriptsize opd}}$ - SCK low to WS valid delay time | -     | -    | 18.44 | ns   |
| t <sub>isu</sub> - SD_IN valid to SCK high set-uptime         | 18.44 | -    | -     | ns   |
| t <sub>ih</sub> - SCK high to SD_IN invalid holdtime          | 0     | -    | -     | ns   |





Figure 18: Digital audio interface master timing

# 4.9Programming and Debug Interface

#### Important Note:

FSC-BT1006A provides a debug SPI interface for programming, configuring, and debugging the FSC-BT1006A.

Access to this interface is required in production. Ensure the 4 SPI signals and the SPI/I2S\_SEL line are brought out toeither test points or a header. The SPI/I2S\_SEL line needs to be pulled high externally to use the SPI interface.

Feasycom provides development and production tools to communicate over the SPI from a PC, although a level translatorcircuit is often required. All are available from Feasycom.

# 5. ELECTRICAL CHARACTERISTICS

#### 5.1 Absolute Maximum Ratings

Absolute maximum ratings for supply voltage and voltages on digital and analogue pins of the module are listedbelow. Exceeding these values causes permanent damage.

The average PIO pin output current is defined as the average current value flowing through any one of the corresponding pins for a 100mS period. The total average PIO pin output current is defined as the average current value flowing through all of the corresponding pins for a 100mS period. The maximum output current is defined as the value of the peak current flowing through any one of the corresponding pins.

| Table 14:Absolute Maximum Rating                     |      |     |      |  |  |  |
|------------------------------------------------------|------|-----|------|--|--|--|
| Parameter                                            | Min  | Max | Unit |  |  |  |
| Shenzhen Feasycom Technology Co.,Ltdwww.feasycom.com | -30- |     |      |  |  |  |

#### FSC-BT1006A Datasheet



| 5V(VCC_CHG)                           | -0.4    | +5.75 / 6.50 <sup>(a)</sup> | V  |
|---------------------------------------|---------|-----------------------------|----|
| BATTERY(LED 0,1,2)                    | -0.4    | +4.4                        | V  |
| BATTERY(VBAT_IN)                      | -0.4    | +4.4                        | V  |
| BATTERY(VREGENABLE)                   | -0.4    | +4.4                        | V  |
| VDD_USB/3.3V_OUT                      | -0.4    | +3.6                        | V  |
| VDD_IO                                | -0.4    | +3.6                        | V  |
| Other terminal voltages               | VSS-0.4 | VDD+0.4≪3.60 <sup>(b)</sup> | V  |
| T <sub>st</sub> - Storage Temperature | -40     | +105                        | °C |

(a) Standard maximum input voltage is 5.75V, a 6.50V maximum depends on firmware version and implementation of over-temperatureprotection software, for more information contact Feasycom.

(b) VDD is the VDD\_IO supply domain for this I/O. Voltage must not exceed 3.6 V on any I/O.

#### **Recommended Operating Conditions** 5.2

Table 15: Recommended Operating Conditions

| Parameter                              | Min             | Туре | Max             | Unit |
|----------------------------------------|-----------------|------|-----------------|------|
| 5V(VCC_CHG)                            | 4.75 / 3.10 (a) | 5    | 5.75 / 6.50 (b) | V    |
| BATTERY(LED 0,1,2)                     | 1.10            | 3.70 | 4.30            | V    |
| BATTERY(VBAT_IN)                       | 2.8             | 3.3  | 4.30            | V    |
| BATTERY(VREGENABLE)                    | 0               | 3.3  | 4.25            | V    |
| VDD_USB/3.3V_OUT                       | 3.1             | 3.3  | 3.6             | V    |
| VDD_IO                                 | 1.7             | 1.8  | 3.6             | V    |
| T <sub>A</sub> - Operating Temperature | -40             | 20   | +85             | °C   |

(a) Minimum input voltage of 4.75V is required for full specification, regulator operates at reduced load current from3.1V

(b) Standard maximum input voltage is 5.75V, a 6.50V maximum depends on firmware version and implementation of over-temperatureprotection software, for more information contact Feasycom.

#### **Input/output Terminal Characteristics** 5.3

#### 5.3.1 Digital

#### **Table 16:** DC Characteristics ( $V_{DD} - V_{SS} = 3 \approx 3.6 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ )

| Min        | Туре               | Max                    | Unit                                  |
|------------|--------------------|------------------------|---------------------------------------|
|            |                    |                        |                                       |
| -0.4       | -                  | 0.4                    | V                                     |
| 0.7XVDD_IO | -                  | VDD_IO+0.4             | V                                     |
| -          | -                  | 25                     | nS                                    |
|            | -0.4<br>0.7XVDD_IO | -0.4 -<br>0.7XVDD_IO - | -0.4 - 0.4<br>0.7XVDD_IO - VDD_IO+0.4 |

Shenzhen Feasycom Technology Co., Ltdwww.feasycom.com



| Output Voltage                                                   |            |      |       |    |
|------------------------------------------------------------------|------------|------|-------|----|
| V <sub>OL</sub> - Low Level Output Voltage, I <sub>OL</sub> =4mA | -          | -    | 0.4   | V  |
| $V_{OH}$ - High Level Output Voltage, $I_{OH}$ =-4mA             | 0.7XVDD_IO | -    | -     | V  |
| Tr/Tf                                                            | -          | -    | 5     | nS |
| Input and Tristate Currents                                      |            |      |       |    |
| Strong pull-up                                                   | -150       | -40  | -10   | uA |
| Strong pull-down                                                 | 10         | 40   | 150   | uA |
| Weak pull-up                                                     | -5         | -1.0 | -0.33 | uA |
| Weak pull-down                                                   | 0.33       | 1.0  | 5.0   | uA |
| C <sub>1</sub> Input Capacitance                                 | 1.0        | -    | 5.0   | рF |

#### 5.3.2Battery Charger

#### Table 17: Battery Charger

| Parameter                                                                 | Min            | Туре | Max           | Unit |  |  |  |
|---------------------------------------------------------------------------|----------------|------|---------------|------|--|--|--|
| Battery Charger                                                           |                |      |               |      |  |  |  |
| Input voltage, VCHG                                                       | 4.75 / 3.10(a) | 5.00 | 5.75 /6.50(b) | V    |  |  |  |
| (a) Paducad spacification from 2 11/ to 4 751/ Full spacification >4 751/ |                |      |               |      |  |  |  |

(a)Reduced specification from 3.1V to 4.75V. Full specification >4.75V.

(b) Standard maximum input voltage is 5.75V, a 6.50V maximum depends on firmware version and implementation of over-temperatureprotection software, for more information contact Feasycom.

| Trickle Charge Mode                                                        |                                      |      |      |      |    |
|----------------------------------------------------------------------------|--------------------------------------|------|------|------|----|
| Charge current I <sub>trickle</sub> , as percentage of fast charge current |                                      | 8    | 10   | 12   | %  |
| V <sub>fast</sub> rising threshold                                         |                                      | -    | 2.9  | -    | V  |
| V <sub>fast</sub> rising threshold trim step size                          | ze                                   | -    | 0.1  | -    | V  |
| V <sub>fast</sub> falling threshold                                        |                                      | -    | 2.8  | -    | V  |
| Fast Charge Mode                                                           |                                      |      |      |      |    |
| Charge current during                                                      | Max, headroom >0.55V                 | 194  | 200  | 206  | mA |
| constantcurrent mode, I <sub>fast</sub>                                    | Min, headroom >0.55V                 | -    | 10   | -    | mA |
| Reduced headroom charge                                                    | Mid, headroom =0.15V                 | 50   | -    | 100  | %  |
| current, as a percentage of I <sub>fast</sub>                              |                                      |      |      |      |    |
| Charge current step size                                                   |                                      | -    | 10   | -    | mA |
| V <sub>float</sub> threshold, calibrated                                   |                                      | 4.16 | 4.20 | 4.24 | V  |
| Charge termination current $I_{term}$                                      | , as percentage of I <sub>fast</sub> | 7    | 10   | 20   | %  |
| Standby Mode                                                               |                                      |      |      |      |    |
| Voltage hysteresis on VBAT_IN, V                                           | V <sub>hyst</sub>                    | 100  | -    | 150  | mV |
| Error Charge Mode                                                          |                                      |      |      |      |    |
| Headroom(a) error falling thresh                                           | nold                                 | -    | 50   | -    | mV |



(a) Headroom = VCC\_CHG - VBAT\_IN

#### 5.3.3USB

#### Table 18:USB

| Parameter                                               | Min           | Туре | Max         | Unit |
|---------------------------------------------------------|---------------|------|-------------|------|
| 3V3_USB for correct USB operation(internal)             | 3.10          | 3.30 | 3.60        | V    |
|                                                         |               |      |             |      |
| Input Threshold                                         |               |      |             |      |
| V <sub>IL</sub> - input logic level low                 | -             | -    | 0.3X3V3_USB | V    |
| V <sub>IH</sub> - input logic level high                | 0.7X3V3_USB - |      | -           | V    |
|                                                         |               |      |             |      |
| Output Voltage Levels to Correctly Terminated USB Cable |               |      |             |      |
| V <sub>OL</sub> - output logic level low                | 0             | -    | 0.2         | V    |
| V <sub>OH</sub> - output logic level high               | 2.8           | -    | 3V3_USB     | V    |
|                                                         |               |      |             |      |

#### **5.3.4LED Driver Pads**

#### Table 19:LED Driver Pads

| Parameter                                            | Min | Туре | Max  | Unit |
|------------------------------------------------------|-----|------|------|------|
| Current, I <sub>PAD</sub> - High impedance state     | -   | -    | 5    | uA   |
| Current, I <sub>PAD</sub> -Current sink state        | -   | -    | 10   | mA   |
| LED pad voltage, $V_{PAD}I_{PAD} = 10mA$             | -   | -    | 0.55 | V    |
| V <sub>OL</sub> output logic level low <sup>a</sup>  | -   | 0    | -    | V    |
| V <sub>OH</sub> output logic level high <sup>a</sup> | -   | 0.8  | -    | V    |
| V <sub>IL</sub> input logic level low                | -   | 0    | -    | V    |
| V <sub>IH</sub> input logic level high               | -   | 0.8  | -    | V    |
|                                                      |     |      |      |      |

a LED output port is open-drain and requires a pull-up

## 5.4 Stereo Codec

#### 5.4.1 Analogue to Digital Converter

#### **Ccnditions** Parameter Min Max Unit Type Resolution 16 Bits \_ --Input Sample Rate, 8 KHz 48 -\_ ${\sf F}_{\rm sample}$ Maximum ADC input $0 \text{ dB} = 1600 \text{ mV}_{pk-pk}$ 13 2260 mV<sub>pk-pk</sub> signal amplitude SNR $f_{in} = 1kHz$ F sample

#### Table 20: Analogue to Digital Converter

#### FSC-BT1006A Datasheet



|                                             | $B/W = 20Hz ->F_{sample}/2$       | 8kHz                | -     | 94.4  | -    | dB |
|---------------------------------------------|-----------------------------------|---------------------|-------|-------|------|----|
|                                             | (20kHz max)                       | 16kHz               | -     | 92.4  | -    | dB |
|                                             | A-Weighted                        | 32kHz               | -     | 92.5  | -    | dB |
|                                             | THD+N < 0.1%                      | 44.1kHz             | -     | 93.2  | -    | dB |
|                                             | 1.6V <sub>pk-pk</sub> input       | 48kHz               | -     | 91.9  | -    | dB |
| THD+N                                       | f <sub>in</sub> = 1kHz            | F <sub>sample</sub> |       |       |      |    |
|                                             | $B/W = 20Hz ->F_{sample}/2$       | 8kHz                |       | 0.004 |      | %  |
|                                             | (20kHz max)                       | οκπε                | -     | 0.004 | -    | 70 |
|                                             | 1.6V <sub>pk-pk</sub> input       | 48kHz               | -     | 0.016 | -    | %  |
| Digital gain                                | Digital gain resolution = 1/32    |                     | -24   | -     | 21.5 | dB |
| Analogue gain                               | Pre-amplifier setting = 0dB, 9dB, | 21dB or30dB         | -3    | -     | 42   | dB |
| Analogue setting = -3dB to 12dB in 3dBsteps |                                   |                     |       |       |      |    |
| Stereo separation (crosstalk)               |                                   | _                   | -89.9 | -     | dB   |    |

# 5.4.1 Digital to Analogue Converter

#### Table 21: Digital to Analogue Converter

| Parameter               | Ccnditi                              | ions     |       | Min | Туре   | Max  | Unit |
|-------------------------|--------------------------------------|----------|-------|-----|--------|------|------|
| Resolution              | -                                    |          |       | -   | -      | 16   | Bits |
| Output Sample Rate,     | -                                    |          |       | 8   | -      | 96   | KHz  |
| F <sub>sample</sub>     |                                      |          |       |     |        |      |      |
| SNR                     | f <sub>in</sub> = 1kHz               | F sample | Load  |     |        |      |      |
|                         | B/W = 20Hz->20KHz                    | 48kHz    | 100KΩ | -   | 95.4   | -    | dB   |
|                         | A-Weighted                           | 48kHz    | 32Ω   | -   | 96.5   | -    | dB   |
|                         | THD+N < 0.1%                         | 48kHz    | 16Ω   | -   | 95.8   | -    | dB   |
|                         | OdBFS input                          |          |       |     |        |      |      |
| THD+N                   | $f_{in} = 1 kHz$                     | F sample | Load  | -   |        |      |      |
|                         | B/W = 20Hz->20kHz -<br>OdBFS input _ | 8kHz     | 100ΚΩ | -   | 0.0021 | -    | %    |
|                         |                                      | 8kHz     | 32Ω   | -   | 0.0031 | -    | %    |
|                         |                                      | 8kHz     | 16Ω   | -   | 0.0034 | -    | %    |
|                         |                                      | 48kHz    | 100ΚΩ | -   | 0.0037 | -    | %    |
|                         |                                      | 48kHz    | 32Ω   | -   | 0.0029 | -    | %    |
|                         |                                      | 48kHz    | 16Ω   | -   | 0.0042 | -    | %    |
| Digital gain            | Digital gain resolution = 1/3        | 32       |       | -24 | -      | 21.5 | dB   |
| Analogue gain           | Analogue Gain Resolution =           | = 3dB    |       | -21 | -      | 0    | dB   |
| Output voltage          | Full-scale swing (differentia        | al)      |       | -   | -      | 778  | mV   |
|                         |                                      |          |       |     |        |      | rms  |
| Stereo separation (cros | sstalk)                              |          |       | -   | -90.5  | -    | dB   |



# **5.5Auxiliary ADC**

#### Table 22: Auxiliary ADC

| Parameter                 |     | Min  | Туре | Max  | Unit |
|---------------------------|-----|------|------|------|------|
| Resolution                |     | -    | -    | 10   | Bits |
| Input voltage range (a)   |     | 0    | -    | 1.95 | V    |
| Accuracy                  | INL | -1   | -    | 1    | LSB  |
| (Guaranteed monotonic)    | DHL | 0    | -    | 1    | LSB  |
| Offset                    |     | -1   | -    | 1    | LSB  |
| Gain error                |     | -0.8 | -    | 0.8  | %    |
| Input bandwidth           |     | -    | 100  | -    | KHz  |
| Conversion time           |     | 1.38 | 1.69 | 2.75 | uS   |
|                           |     |      |      |      |      |
| (a) LSB size = 1.95V/1023 |     |      |      |      |      |

**5.6Microphone bias generator** 

#### Table 23: Microphone bias generator

| Min  | Туре                   | Max                                                         | Unit                                                                                          |
|------|------------------------|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------|
| 1.62 | 1.8                    | 1.98                                                        | V                                                                                             |
| 2.34 | 2.6                    | 2.86                                                        | V                                                                                             |
| -    | -                      | 300                                                         | mV                                                                                            |
| -    | -                      | 2.8                                                         | mA                                                                                            |
| 70   | -                      | _                                                           | uA                                                                                            |
|      | 1.62<br>2.34<br>-<br>- | 1.62     1.8       2.34     2.6       -     -       -     - | 1.62     1.8     1.98       2.34     2.6     2.86       -     -     300       -     -     2.8 |

# 5.7 Power consumptions(TBD)

#### Table 24: Power consumptions

| Dut role | Connection | Packet<br>type | Average<br>current | Unit |
|----------|------------|----------------|--------------------|------|
|          |            |                |                    |      |



| N/A    | Deep sleep             | With UART host connection                        | -    | 63    | uA |
|--------|------------------------|--------------------------------------------------|------|-------|----|
| N/A    | Dago scap              | Page = 1280 ms interval                          |      | 242   | uA |
| N/A    | Page scan              | Window = 11.25 ms                                | -    | 243   |    |
| N/A    | Inquiry and            | Inquiry = 1280 ms interval                       |      |       | uA |
|        | Inquiry and            | Page = 1280 ms interval                          | -    | 441   |    |
|        | page scan              | Window = 11.25 ms                                |      |       |    |
| Master | ACL                    | No traffic                                       | DH1  | 4.89  | mA |
| Master | ACL                    | File transfer                                    | DH1  | 7.21  | mA |
| Master | ACL                    | Sniff = 500 ms, 1 attempt, 0 timeout             | DH1  | 150   | uA |
| Master | ACL                    | Sniff = 1280 ms, 8 attempts, 1 timeout           | DH1  | 126   | uA |
| Master | SCO                    | Sniff = 100 ms, 1 attempt, PCM                   | HV3  | 9.37  | mA |
| Master | SCO                    | Sniff = 100 ms, 1 attempt, mono audio codec      | HV3  | 11.69 | mA |
| Master | eSCO                   | Setting S3, sniff = 100 ms, PCM                  | 2EV3 | 7.50  | mA |
| Master | eSCO                   | Setting S3, sniff = 100 ms, PCM                  | 3EV3 | 7.13  | mA |
| Master | eSCO                   | Setting S3, sniff = 100 ms, codec                | 2EV3 | 9.81  | mA |
| Master | eSCO                   | Setting S3, sniff = 100 ms, codec                | 3EV3 | 9.44  | mA |
| Slave  | ACL                    | No traffic                                       | DH1  | 7.88  | mA |
| Slave  | ACL                    | File transfer                                    | DH1  | 8.89  | mA |
| Slave  | ACL                    | Sniff = 500 ms, 1 attempt, 0 timeout             | DH1  | 162   | uA |
| Slave  | ACL                    | Sniff = 1280 ms, 8 attempts, 1 timeout           | DH1  | 169   | uA |
| Slave  | SCO                    | Sniff = 100 ms, 1 attempt, PCM                   | HV3  | 9.71  | mA |
| Slave  | SCO                    | Sniff = 100 ms, 1 attempt, mono audio codec      | HV3  | 12.06 | mA |
| Slave  | eSCO                   | Setting S3, sniff = 100 ms, PCM                  | 2EV3 | 7.98  | mA |
| Slave  | eSCO                   | Setting S3, sniff = 100 ms, PCM                  | 3EV3 | 7.62  | mA |
| Slave  | eSCO                   | Setting S3, sniff = 100 ms, codec                | 2EV3 | 10.30 | mA |
| Slave  | eSCO                   | Setting S3, sniff = 100 ms, codec                | 3EV3 | 9.94  | mA |
| Master | Bluetoothlow<br>energy | Connected, 500 ms interval                       | -    | 176   | uA |
| Slave  | Bluetoothlow<br>energy | Connected, 500 ms interval                       | -    | 163   | uA |
| N/A    | Bluetoothlow<br>energy | Non-connectable, 1.28 s, 15 octet,<br>3 channels | -    | 99    | uA |
| N/A    | Bluetoothlow<br>energy | Discoverable, 1.28 s, 15 octet, 3 channels       | -    | 108   | uA |
| N/A    | Bluetoothlow<br>energy | Discoverable, 1.28 s, 15 octet, 3 channels       | -    | 110   | uA |
| N/A    | Bluetoothlow<br>energy | Scanning 1.28 s, 11.25 ms, single frequency      | -    | 255   | uA |

**NOTE:** Current consumption values are taken in the following configuration:

- VBAT pin = 3.7 V
- RF TX power set to 0 dBm
- No RF retransmissions in case of eSCO
- Microphones and speakers disconnected

Shenzhen Feasycom Technology Co.,Ltdwww.feasycom.com



- Audio gateway transmits silence when SCO or eSCO channel is open
- LEDs disconnected
- AFH classification master disabled

These values exclude SPI flash device current.

# 6. MSL & ESDProtection

#### Table 25:MSL and ESD

| Parameter                                  | Class | Max Rating      |  |
|--------------------------------------------|-------|-----------------|--|
| MSL grade(with JEDEC J-STD-020)            |       | MSL 3           |  |
|                                            |       |                 |  |
| Human Body Model Contact Discharge per     | 2     | 2kV(all pins)   |  |
| ANSI/ESDA/JEDEC JS-001                     |       |                 |  |
| Charged Device Model Contact Discharge per | III   | 500V (all pins) |  |
| JEDEC/EIA JESD22-C101                      |       |                 |  |
|                                            |       |                 |  |

# **6.1USB Electrostatic Discharge Immunity**

FSC-BT1006A has integrated ESD protection on the USB\_DP and USB\_DN pins as detailed in IEC 61000-4-2.

Table 26:USB Electrostatic Discharge Protection Level

| IEC 61000-4-2<br>Level | ESD Test Voltage<br>(Positive and Negative) | IEC 61000-4-2<br>Classification | Comments                                               |
|------------------------|---------------------------------------------|---------------------------------|--------------------------------------------------------|
| 1                      | 2kV contact / 2kV air                       | Class 1                         | Normal performance within specificationlimits          |
| 2                      | 4kV contact / 4kV air                       | Class 1                         | Normal performance within specificationlimits          |
| 3                      | 6kV contact / 8kV air                       | Class 2 or class 3              | Temporary degradation or operatorintervention required |
| 4                      | 8kV contact / 15kV air                      | Class 2 or class 3              | Temporary degradation or operatorintervention required |

# 7. RECOMMENDED TEMPERATURE REFLOW PROFILE

Prior to any reflow, it is important to ensure the modules were packaged to prevent moisture absorption. New packages contain desiccate (to absorb moisture) and a humidity indicator card to display the level maintained during storage and shipment. If directed to bake units on the card, please check the below **Table 27** and follow instructions specified by



#### IPC/JEDEC J-STD-033.

**Note:** The shipping tray cannot be heated above 65°C. If baking is required at the higher temperatures displayed in the below **Table 27**, the modules must be removed from the shipping tray.

Any modules not manufactured before exceeding their floor life should be re-packaged with fresh desiccate and a new humidity indicator card. Floor life for MSL (Moisture Sensitivity Level) 3 devices is 168 hours in ambient environment 30°C/60%RH.

|       | 125°C Baking Temp. |                  | 90°C/≤ 5%RH Baking Temp. |                  | 40°C/ ≤ 5%RH Baking Temp. |                  |
|-------|--------------------|------------------|--------------------------|------------------|---------------------------|------------------|
| MSL   | Saturated @        | Floor Life Limit | Saturated @              | Floor Life Limit | Saturated@                | Floor Life Limit |
| IVISL | 30°C/85%           | + 72 hours @     | 30°C/85%                 | + 72 hours @     | 30°C/85%                  | + 72 hours @     |
|       |                    | 30°C/60%         |                          | 30°C/60%         |                           | 30°C/60%         |
| 3     | 9 hours            | 7 hours          | 33 hours                 | 23 hours         | 13 days                   | 9 days           |

Feasycom surface mount modules are designed to be easily manufactured, including reflow soldering to a PCB. Ultimately it is the responsibility of the customer to choose the appropriate solder paste and to ensure oven temperatures during reflow meet the requirements of the solder paste. Feasycom surface mount modules conform to J-STD-020D1 standards for reflow temperatures.

The soldering profile depends on various parameters necessitating a set up for each application. The data here is given only for guidance on solder reflow.



Figure 19: Typical Lead-free Re-flow

**Pre-heat zone (A)** — This zone raises the temperature at a controlled rate, **typically 0.5 – 2 °C/s**. The purpose of this zone is to preheat the PCB board and components to  $120 \sim 150$  °C. This stage is required to distribute the heat uniformly to the PCB board and completely remove solvent to reduce the heat shock to components.

**Equilibrium Zone 1 (B)** — In this stage the flux becomes soft and uniformly encapsulates solder particles and spread over PCB board, preventing them from being re-oxidized. Also with elevation of temperature and liquefaction of flux, each activator and rosin get activated and start eliminating oxide film formed on the surface of each solder particle and PCB board. The temperature is recommended to be 150° to 210° for 60 to 120 second for this zone.

**Equilibrium Zone 2 (C) (optional)** — In order to resolve the upright component issue, it is recommended to keep the temperature in  $210 - 217^{\circ}$  for about 20 to 30 second.

**Reflow Zone (D)** — The profile in the figure is designed for Sn/Ag3.0/Cu0.5. It can be a reference for other lead-free



solder. The peak temperature should be high enough to achieve good wetting but not so high as to cause component discoloration or damage. Excessive soldering time can lead to intermetallic growth which can result in a brittle joint. The recommended peak temperature (Tp) is 230  $\sim$  250 °C. The soldering time should be 30 to 90 second when the temperature is above 217 °C.

**Cooling Zone (E)** — The cooling ate should be fast, to keep the solder grains small which will give a longer-lasting joint. **Typical cooling rate should be 4** °C.

# 8. MECHANICAL DETAILS

## 8.1 Mechanical Details

- Dimension: 13mm(W) x 26.9mm(L) x 1.8mm(H) Tolerance: ±0.1mm
- Module size: 13mm X 26.9mm Tolerance: ±0.2mm
- Pad size: 1.6mmX0.6mm Tolerance: ±0.2mm
- Pad pitch: 1.0mm Tolerance: ±0.1mm



Figure 20: FSC-BT1006Afootprint



# 9. HARDWARE INTEGRATION SUGGESTIONS

# 9.1 Soldering Recommendations

FSC-BT1006A is compatible with industrial standard reflow profile for Pb-free solders. The reflow profile used is dependent on the thermal mass of the entire populated PCB, heat transfer efficiency of the oven and particular type of solder paste used. Consult the datasheet of particular solder paste for profile configurations.

Feasycom will give following recommendations for soldering the module to ensure reliable solder joint and operation of the module after soldering. Since the profile used is process and layout dependent, the optimum profile should be studied case by case. Thus following recommendation should be taken as a starting point guide.

# 9.2 Layout Guidelines(Internal Antenna)

It is strongly recommended to use good layout practices to ensure proper operation of the module. Placing copper or any metal near antenna deteriorates its operation by having effect on the matching properties. Metal shield around the antenna will prevent the radiation and thus metal case should not be used with the module. Use grounding vias separated max 3 mm apart at the edge of grounding areas to prevent RF penetrating inside the PCB and causing an unintentional resonator. Use GND vias all around the PCB edges.

The mother board should have no bare conductors or vias in this restricted area, because it is not covered by stop mask print. Also no copper (planes, traces or vias) are allowed in this area, because of mismatching the on-board antenna.



Provide solid ground plane(s) as large as possible around area

Figure 21:FSC-BT1006A Restricted Area

Following recommendations helps to avoid EMC problems arising in the design. Note that each design is unique and the following list do not consider all basic design rules such as avoiding capacitive coupling between signal lines. Following list is aimed to avoid EMC problems caused by RF part of the module. Use good consideration to avoid problems arising from digital signals in the design.

Ensure that signal lines have return paths as short as possible. For example if a signal goes to an inner layer through a via, always use ground vias around it. Locate them tightly and symmetrically around the signal vias. Routing of any sensitive signals should be done in the inner layers of the PCB. Sensitive traces should have a ground area above and under the line. If this is not possible, make sure that the return path is short by other means (for example using a ground line next to the signal line).



# 9.3 Layout Guidelines(External Antenna)

Placement and PCB layout are critical to optimize the performances of a module without on-board antenna designs. The trace from the antenna port of the module to an external antenna should be  $50\Omega$  and must be as short as possible to avoid any interference into the transceiver of the module. The location of the external antenna and RF-IN port of the module should be kept away from any noise sources and digital traces. A matching network might be needed in between the external antenna and RF-IN port to better match the impedance to minimize the return loss.

As indicated in **Figure** below, RF critical circuits of the module should be clearly separated from any digital circuits on the system board. All RF circuits in the module are close to the antenna port. The module, then, should be placed in this way that module digital part towards your digital section of the system PCB.



Figure 22: Placement the Module on a System Board

#### 9.3.1 Antenna Connection and Grounding Plane Design



Figure 23: Leave 5mm Clearance Space from the Antenna

General design recommendations are:

- The length of the trace or connection line should be kept as short as possible.
- Distance between connection and ground area on the top layer should at least be as large as the dielectric thickness.

-41-

Routing the RF close to digital sections of the system board should be avoided.



To reduce signal reflections, sharp angles in the routing of the micro strip line should be avoided. Chamfers or fillets are preferred for rectangular routing; 45-degree routing is preferred over Manhattan style 90-degree routing.



Figure 24: Recommended Trace Connects Antenna and the Module

- Routing of the RF-connection underneath the module should be avoided. The distance of the micro strip line to the ground plane on the bottom side of the receiver is very small and has huge tolerances. Therefore, the impedance of this part of the trace cannot be controlled.
- Use as many vias as possible to connect the ground planes.

# **10. PRODUCT PACKAGING INFORMATION**

## 10.1 DefaultPacking

- a, Tray vacuum
- b, Tray Dimension: 180mm \* 195mm



-42-





Figure 25: Tray vacuum

# **10.2** Packing box(Optional)



- \* If require any other packing, must be confirmed with customer
- \* Package: 2000PCS Per Carton (Min Carton Package)

Figure 26: Packing Box



# **11. APPLICATION SCHEMATIC**

# **11.1Application circuit diagram(Default)**



# **11.2Application circuit diagram(Earphone)**

#### FCC/IC Statements

(OEM) Integrator has to assure compliance of the entire end-product incl. the integrated RF Module. For 15 B (§15.107 and if applicable §15.109) compliance, the host manufacturer is required to show compliance with 15 while the module is installed and operating.

Furthermore the module should be transmitting and the evaluation should confirm that the module'sintentional emissions (15C) are compliant (fundamental / out-of-band). Finally the integrator has to apply the appropriate equipment authorization (e.g. Verification) for the new host device per definition in §15.101.

Integrator is reminded to assure that these installation instructions will not be made available to the end-user of the final host device.

The final host device, into which this RF Module isintegrated" hasto be labeled with an auxiliarylabel stating the FCC IDofthe RF Module, such as "Contains FCC ID:2AMWOFSC-BT1006

"This device complies with part 15 of the FCC rules. Operation is subject to the following two conditions:

(1)this device may not cause harmful interference, and

(2)this device must accept any interference received, including interference that may cause undesired operation."

"Changes or modifications to this unit not expressly approved by the party responsible for compliance could void the user's authority to operate the equipment."

the Integrator will be responsible to satisfy SAR/ RF Exposure requirements, when the module integrated into the host device.

RF Exposure Warning Statements:

This equipment complies with FCC radiation exposure limits set forth for an uncontrolled environment. This equipment shall be installed and operated with minimum distance 20cm between the radiator & body.

The final host device, into which this RF Module is integrated" has to be labeled with an auxiliary label stating the IC of the RF Module, such as "Contains transmitter module IC:23872-FSCBT1006

Le périphériquehôte final, danslequelce module RF estintégré "doitêtreétiqueté avec uneétiquetteauxiliaireindiquant le CI du module RF, tel que" Contient le module émetteur IC: 23872-FSCBT1006



This device contains licence-exempt transmitter(s)/receiver(s) that comply with Innovation, Science and Economic Development Canada's licence-exempt RSS(s). Operation is subject to the following two conditions: (1) This device may not cause interference.

(2) This device must accept any interference, including interference that may cause undesired operation of the device.

L'émetteur/récepteur exempt de licencecontenudans le présentappareilestconforme aux CNR d'Innovation, Sciences et Développementéconomique Canada applicables aux appareils radio exempts de licence. L'exploitationestautorisée aux deux conditions suivantes :

(1) L' appareil ne doit pas produire de brouillage;

(2) L' appareildoit accepter tout brouillageradioélectriquesubi, mêmesi le brouillageest susceptible d' encompromettre le fonctionnement.

#### Radio Frequency Exposure Statement for IC

The device has been evaluated to meet general RF exposure requirements. The device can be used in mobile exposure conditions. The min separation distance is 20cm.

#### Déclaration d'exposition aux radiofréquences pour IC

L'appareil a été évalué pour répondre aux exigences générales en matière d'exposition aux RF. L'appareil peut être utilisé dans des conditions d'exposition mobiles. La distance de séparation minimale est de 20 cm.

#### Module statement

The single-modular transmitter is a self-contained, physically delineated, component for which compliance can be demonstrated independent of the host operating conditions, and which complies with all eight requirements of § 15.212(a)(1) as summarized below.

1) The radio elements have the radio frequency circuitry shielded.

2) The module has buffered modulation/data inputs to ensure that the device will complywith Part 15 requirements with any type of input signal.

3) The module contains power supply regulation on the module.

- 4) The module contains a permanently attached antenna.
- 5) The module demonstrates compliance in a stand-alone configuration.
- 6) The module is labeled with its permanently affixed FCC ID label.
- 7) The module complies with all specific rules applicable to the transmitter, including all the conditions provided
- in the integration instructions by the grantee.
- 8) The module complies with RF exposure requirements.



NOTE: This equipment has been tested and found to comply with the limits for a Class B digital device, pursuant to part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference in a residential installation. This equipment generates uses and can radiate radio frequency energy and, if not installed and used in accordance with the instructions, may cause harmful interference to radio communications. However, there is no guarantee that interference will not occur in a particular installation. If this equipment does cause harmful interference to radio or television reception, which can be determined by turning the equipment off and on, the user is encouraged to try to correct the interference by one or more of the following measures:

- Reorient or relocate the receiving antenna.
- Increase the separation between the equipment and receiver.

-Connect the equipment into an outlet on a circuit different from that to which the receiver is connected.

-Consult the dealer or an experienced radio/TV technician for help

#### Co-location Warning:

This equipment could not be co-located or operating in conjunction with any other antenna or transmitter except in accordance with the FCC multi-transmitter product procedures.