## AW-CB511NF-BPF # IEEE 802.11 a/b/g/n/ac WLAN 2T2R with Bluetooth 5.0 Combo Module ## **Datasheet** Rev. D **DF** (For NVIDIA) #### **Features** #### **WLAN** - ◆ IEEE 802.11ac Wave-2 compliant. - Dual-stream spatial multiplexing up to 867 Mbps data rate. - Supports 20, 40, and 80 MHz channels with optional SGI (256 QAM modulation). - Full IEEE 802.11a/b/g/n legacy compatibility with enhanced performance. - TX and RX low-density parity check (LDPC) support for improved range and power efficiency. - ◆ Supports IEEE 802.11ac/n beamforming. - Supports RSDB. - On-chip power amplifiers and low-noise amplifiers for both bands. - Supports multipoint external coexistence interface to optimize bandwidth utilization with other co-located wireless technologies such as LTE and GPS. - PCIe mode complies with PCI Express base specification - Revision 3.0 for ×1 lane and power management running at Gen1 speed. - Worldwide regulatory support: Global products supported with worldwide homologated design. - Integrated Arm® Cortex® -R4 processor with tightly coupled memory for complete WLAN subsystem functionality, minimizing the need to wakeup the applications processor for standard WLAN functions. This allows for further minimization of power consumption, while maintaining the ability to field upgrade with future features. ♦ With 2G and 5G internal Bandpass Filter. #### **Bluetooth** - Complies with Bluetooth Core Specification v5.0 with provisions for supporting future specifications. - Supports all BT5.0 optional features including LE-2Mbps, LE-Long Range, LE-Advertising extensions. - Bluetooth Class 1 or Class 2 transmitter operation. - Supports extended synchronous connections (eSCO), for enhanced voice quality by allowing for retransmission of dropped packets. - Adaptive frequency hopping (AFH) for reducing radio frequency interference. - Interface support, host controller interface (HCI) using a high speed UART interface and PCM for audio data. ## **Bluetooth (continued)** Supports multiple simultaneous Advanced Audio Distribution Profiles (A2DP) for stereo sound. ## **Revision History** Document NO: R2-2511NF-DST-02 | Docum | ient NO: RZ-Z | 511NF-D51-02 | | | | |---------|------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------| | Version | Revision<br>Date | DCN NO. | Description | Initials | Approved | | Α | 2020/12/28 | DCN019638 | Initial version | Licheng.<br>Wang | Chihhao<br>Liao | | В | 2021/04/29 | DCN021612 | <ul><li>Update AzureWave Format.</li><li>Change pin 40 to CLK_REQ.</li></ul> | Licheng.<br>Wang | Chihhao<br>Liao | | С | 2021/07/09 | | <ul> <li>Modify 4.1 Mechanical Drawing.</li> <li>Add Mark for ANT0 and ANT1.</li> </ul> | Licheng.<br>Wang | Chihhao<br>Liao | | D | 2021/09/01 | | <ul> <li>Update 1.3 Specifications Table for WLAN and BT.</li> <li>Modify 1.2.1 Block Diagram.</li> <li>Modify 2.2 Pin Table for BT_DEV_WAKE is 1.8V.</li> <li>Modify 3.2 Recommended Operating Conditions .</li> </ul> | Licheng.<br>Wang | Chihhao<br>Liao | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | - | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | <u> </u> | ## **Table of Contents** | Revision History | 4 | |---------------------------------------------------------------|----| | Table of Contents | 5 | | 1. Introduction | 6 | | 1.1 Product Overview | 6 | | 1.2 Block Diagram | 7 | | 1.2.1 Block Diagram | 7 | | 1.3 Specifications Table | 8 | | 1.3.1 General | 8 | | 1.3.2 WLAN | 8 | | 1.3.3 Bluetooth | 10 | | 1.3.4 Operating Conditions | 11 | | 2. Pin Definition | 12 | | 2.1 Pin Map | 12 | | 2.2 Pin Table | 13 | | 3. Electrical Characteristics | 17 | | 3.1 Absolute Maximum Ratings | 17 | | 3.2 Recommended Operating Conditions | | | 3.3 Digital IO Pin DC Characteristics | 17 | | 3.3.1 PCle Out-of-Band Signals (PERST0, PEWAKE0, and CLKREQ0) | | | 3.3.2 Other Digital I/O Pins | 18 | | 3.4 Power Up Timing Sequence | 19 | | 3.4.1 PCI Express (PCIe) Interface Specification | 23 | | 3.4.2 UART Interface | 24 | | 3.4.3 I2S Interface | 26 | | 3.4.4 PCM Interface | 29 | | 3.5 Power Consumption <sup>*</sup> | 34 | | 3.5.1 WLAN | 34 | | 3.5.2 Bluetooth | 35 | | 4. Mechanical Information | 37 | | 4.1 Mechanical Drawing | 37 | | 5 Packaging Information | 38 | #### 1. Introduction #### 1.1 Product Overview AzureWave Technologies, Inc. introduces the advanced IEEE 802.11 ac/a/b/g/n 2x2 MIMO WLAN and Bluetooth M.2 combo module - AW-CB511NF-BPF. The Module is a complete dual-band (2.4 GHz and 5 GHz) Wi-Fi 2×2 MIMO MAC/PHY/Radio system-on-module. This 5G Wi-Fi single-chip device provides a high level of integration with a dual-stream IEEE 802.11ac MAC/baseband/radio and Bluetooth 5.0. In IEEE 802.11ac mode, the WLAN operation supports rates of MCS0–MCS9 (up to 256 QAM) in 20 MHz, 40 MHz, and 80 MHz channels for data rates up to 867 Mbps. In addition, all the rates specified in IEEE 802.11a/b/g/n are supported. Included on-chip are the 2.4 GHz and 5 GHz transmit power amplifiers and receive low-noise amplifiers. The WLAN operation supports two fully simultaneous SISO channels and real simultaneous dual-band (RSDB). For the WLAN section, the device interfaces to a host SoM processor through a PCIe v3.0-compliant interface running at Gen1 speed. For the Bluetooth section, Host interface is through a high-speed 4-wire UART interface and PCM interface for audio. In addition, the AW-CB511NF-BPF implements highly sophisticated enhanced collaborative coexistence hardware mechanisms and algorithms that ensure that WLAN and Bluetooth collaboration is optimized for maximum performance. Coexistence support for external radios (such as LTE cellular and GPS) is provided via an external interface. As a result, enhanced overall quality for simultaneous voice, video, and data transmission on a Commercial/Consumer systems is achieved. - 1.2 Block Diagram - 1.2.1 Block Diagram ## **Confidential** ## 1.3 Specifications Table #### 1.3.1 General | Features | Description | |---------------------|---------------------------------------------------------------------------------------------------| | Product Description | IEEE 802.11 a/b/g/n/ac WLAN 2T2R with Bluetooth 5.0 Combo Module (M.2 2230) | | Major Chipset | Infineon CYW54591(wlbga 194b) | | Host Interface | Wi-Fi :PCle , BT: UART/PCM | | Dimension | 22mm(L) 30xmm(W) x 2.25mm(H) (Typical) | | Form factor | M.2 2230 E Key | | Antenna | I-PEX MHF4 Connector Receptacle (20449) Ant 0(Main): Wi-Fi / BT → TX/RX Ant 1(Aux): Wi-Fi → TX/RX | | Weight | TBD | #### 1.3.2 WLAN | Features | Description | |---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | WLAN Standard | IEEE 802.11a/b/g/n/ac, Wi-Fi compliant | | WLAN VID/PID | TBD | | WLAN SVID/SPID | 2.4 GHz ISM Bands 2.412-2.472 GHz 5.15-5.25 GHz (FCC UNII-low band) for US/Canada and Europe 5.25-5.35 GHz (FCC UNII-middle band) for US/Canada and Europe 5.47-5.725 GHz for Europe 5.725-5.825 GHz (FCC UNII-high band) for US/Canada | | Frequency Rage | 802.11a/g/n/ac: OFDM<br>802.11b: CCK(11, 5.5Mbps), DQPSK(2Mbps), BPSK(1Mbps) | | Modulation | IEEE 802.11a/b/g/n/ac, Wi-Fi compliant | | Number of<br>Channels | 2.4GHz ■ USA, NORTH AMERICA, Canada and Taiwan – 1 ~ 11 ■ China, Australia, Most European Countries – 1 ~ 13 5GHz USA, EUROPE – 36, 40, 44, 48, 52, 56, 60, 64, 100, 104, 108, 112, 116, 120, 124, 128, 132, 136, 140, 149, 153, 157, 161, 165 | | Output Power <sup>1</sup> | 2.4G | <sup>&</sup>lt;sup>1</sup> EVM Spec are under typical test conditions. | (Board Level Limit)* | rechnologies, inc. | Min | Typ | Max | Unit | 1 | |----------------------|--------------------------------|--------|----------|-------|-------|--------| | (Board Level Lillin) | 11b (11Mbps) | IVIIII | Тур | IVIAX | Offic | | | | @EVM<35% | 15.5 | 17.5 | 19.5 | dBm | | | | 11g (54Mbps) | 45.5 | 47.5 | 10.5 | ID | | | | @EVM≦-25 dB | 15.5 | 17.5 | 19.5 | dBm | | | | 11n (HT20 MCS7) | 15 | 17 | 10 | dDm | | | | @EVM≦-27 dB | 15 | 17 | 19 | dBm | | | | 5G | | | _ | | _<br>_ | | | | Min | Тур | Max | Unit | | | | 11a (54Mbps) | 12 | 14 | 16 | dBm | | | | @EVM≦-25 dB | 12 | 14 | 10 | UDIII | | | | 11n (HT20 MCS7) | 12 | 14 | 16 | dDm | | | | @EVM≦-27 dB | 12 | 14 | 10 | dBm | | | | 11n (HT40 MCS7) | 11 | 13 | 15 | dBm | | | | @EVM≦-27 dB | 11 | 13 | 15 | UDIII | | | | 11ac (VHT20 MCS8) | 11 | 12 | 15 | dDm | | | | @EVM≦-30 dB | 11 | 13 | 15 | dBm | | | | 11ac (VHT40 MCS9) | 11 | 13 | 15 | dDm | | | | @EVM≦-32 dB | 11 | 13 | 15 | dBm | | | | 11ac (VHT80 MCS9) | 9.5 | 11.5 | 13.5 | dBm | | | | @EVM≦-32 dB | 9.5 | 11.5 | 13.5 | UDIII | | | | 2.4G | | | | | | | | | Min | Тур | Max | Unit | | | | 11b (11Mbps) | | -89 | -86 | dBm | | | | 11g (54Mbps) | | -76 | -73 | dBm | | | | 11n (HT20 MCS7) | | -75 | -72 | dBm | | | Receiver Sensitivity | 5G | | <u> </u> | | | _ | | Receiver Densitivity | | Min | Тур | Max | Unit | | | | 11a (54Mbps) | | -74.5 | -71.5 | dBm | | | | 11n (HT20 MCS7) | | -73 | -70 | dBm | | | | 11n (HT40 MCS7) | | -70 | -67 | dBm | | | | 11ac <sup>2</sup> (VHT20 MCS8) | | -68 | -65 | dBm | | | | 11ac <sup>3</sup> (VHT40 MCS9) | | -62 | -59 | dBm | | | | 11ac <sup>4</sup> (VHT80 MCS9) | | -60 | -57 | dBm | | | Data Rate | Data Rate WLAN: | | | | | | | | 802.11b : 1, 2, 5.5, 11M | pps | | | | | Tested by BCC instead of LDPC. Tested by BCC instead of LDPC. Tested by BCC instead of LDPC. | | 802.11a/g : 6, 9, 12, 18, 24, 36, 48, 54Mbps<br>802.11ac/n : Maximum data rates up to 192.6 Mbps(20MHz channel),400<br>Mbps (40 MHz channel), 866.7 Mbps (80 MHz channel) | |----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Security | <ul> <li>WPA, WAPI STA, and WPA2 (Personal) support for powerful encryption and authentication.</li> <li>AES and TKIP in hardware for faster data encryption and IEEE 802.11i compatibility.</li> <li>Reference WLAN subsystem provides Wi-Fi Protected Setup (WPS).</li> </ul> | <sup>\*</sup> If you have any certification questions about output power please contact FAE directly. #### 1.3.3 Bluetooth | Features | Description | | | | | |--------------------------------------|---------------------------------------------------|------------|---------|-------|------| | Bluetooth Standard | BT5.0+Enhance | d Data Rat | e (EDR) | | | | Bluetooth VID/PID | N/A | | | | | | Frequency Rage | 2402MHz~2483 | MHz | | | | | Modulation | Header GFSK Payload 2M: 4-DQPSK Payload 3M: 8DPSK | | | | | | | | Min | Тур | Max | Unit | | Output Power | BR | 8 | 10 | 12 | dBm | | Output Power | BLE(1M) | 8 | 10 | 12 | dBm | | | BLE(2M) | 7 | 9 | 11 | dBm | | | | | | _ | | | | | Min | Тур | Max | Unit | | Dessiver | BR | | -91 | -88 | dBm | | Receiver<br>Sensitivity <sup>5</sup> | EDR(π/4-DQPSK) | | -94 | -91 | dBm | | Sensitivity | EDR(8DPSK) | | -88.5 | -85.5 | dBm | | | BLE(1M) | | -99 | -96 | dBm | | | BLE(2M) | | -96 | -93 | dBm | <sup>&</sup>lt;sup>5</sup> Tested by sLNA. ## 1.3.4 Operating Conditions | Operating Conditions | Operating Conditions | | | | | |-----------------------|--------------------------------|--|--|--|--| | Voltage | Power supply for host:3.3V | | | | | | Operating Temperature | -30°C to +85°C <sup>6</sup> | | | | | | Operating Humidity | less than 85% R.H. | | | | | | Storage Temperature | -40°C to +85°C | | | | | | Storage Humidity | less than 60% R.H. | | | | | | ESD Protection | | | | | | | Human Body Model | 2KV per JEDEC EID/JESD22-A114 | | | | | | Changed Device Model | 300V per JEDEC EIA/JESD22-C101 | | | | | \_ $<sup>^{\</sup>rm 6}~$ -30°C~85°C $\,$ is Functional operation, for detail please check with Azurewave FAE. ## 2. Pin Definition ## 2.1 Pin Map AW-CB511NF-BPF Pin Map (Top View) AW-CB511NF-BPF Pin Map (Bottom View) ## 2.2 Pin Table | Pin No | Definition | Basic Description | Voltage | Туре | |--------|--------------------|----------------------------------------------------------------------------------------------------------|---------|------| | 1 | GND | System Ground Pin | | | | 2 | 3.3V | 3.3V Power Supply | 3.3V | I | | 3 | NC | NC | | | | 4 | 3.3V | 3.3V Power supply input | 3.3V | I | | 5 | NC | NC | | | | 6 | NC | NC | | | | 7 | GND | System Ground Pin | | | | 8 | PCM_CLK/I2S_SCK | PCM clock; can be master (output) or slave (input). 12S clock, can be master (output) or slave (input). | 1.8V | I/O | | 9 | NC | NC | | | | 10 | PCM_SYNC/I2S_WS | PCM sync; can be master (output) or slave (input). I2S WS; can be master (output) or slave (input). | 1.8V | I/O | | 11 | NC | NC | | | | 12 | PCM_OUT/I2S_SD_OUT | PCM data output. I2S data output. | 1.8V | 0 | | 13 | NC | NC | | | | 14 | PCM_IN/I2S_SD_IN | PCM data input.<br>I2S data input. | 1.8V | I | | 15 | NC | NC | | | | 16 | NC | NC | | | | 17 | NC | NC | | | | 18 | GND | System Ground Pin | | | | 19 | NC | NC | | | | 20 | BT_HOST_WAKE | Bluetooth HOST_WAKE | 3.3V | I/O | | 21 | NC | NC | | | | 22 | BT_UART_TXD | UART serial output. Serial data output for the HCI UART interface. | 1.8V | 0 | | 23 | NC | NC | | | | 24 | NC | NC | | | |----|--------------------------|---------------------------------------------------------------------------------------------------------|------|-----| | 25 | NC | NC | | | | 26 | NC | NC | | | | 27 | NC | NC | | | | 28 | NC | NC | | | | 29 | NC | NC | | | | 30 | NC | NC | | | | 31 | NC | NC | | | | 32 | BT_UART_RXD | UART serial input. Serial data input for the HCI UART interface. | 1.8V | I | | 33 | GND | System Ground Pin | | | | 34 | BT_UART_RTS | UART request-to-send. Active-low request-to-send signal for the HCI UART interface. BT LED control pin. | 1.8V | 0 | | 35 | PERp0 | PCIe receiver differential pair (×1 lane). | 3.3V | I | | 36 | BT_UART_CTS | UART clear-to-send. Active-low clear-to-send signal for the HCI UART interface. | 1.8V | I | | 37 | PERn0 | PCIe receiver differential pair (×1 lane). | 3.3V | I | | 38 | NC | NC | | | | 39 | GND | System Ground Pin | | | | 40 | CLK_REQ | Reference clock request (shared by BT and WLAN). If not used, this can be no-connect. | 1.8V | 0 | | 41 | РЕТр0 | PCIe transmitter differential pair (×1 lane). | 3.3V | 0 | | 42 | BT_DEV_WAKE | Bluetooth DEV_WAKE. | 1.8V | I/O | | 43 | PETn0 | PCIe transmitter differential pair (×1 lane). | 3.3V | 0 | | 44 | NC | NC | | | | 45 | GND | System Ground Pin | | | | 46 | GPIO9_WL_UART_TX<br>_1V8 | GPIO. | 1.8V | I/O | | 47 | REFCLKp0 | PCIe differential Clock inputs (negative and positive). 100 MHz differential | 3.3V | I | | 48 | GPIO8_WL_UART_RX<br>_1V8 | GPIO. | 1.8V | I/O | | | | | | | | 49 | REFCLKn0 | PCIe differential Clock inputs (negative and positive). 100 MHz differential | 3.3V | I | |----|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----| | 50 | EXT_LPO | External sleep clock input (32.768 kHz). | 3.3V | I | | 51 | GND | System Ground Pin | | | | 52 | PERST0 | PCIe System Reset. This input is the PCIe reset as defined in the PCIe base specification v1.1. PERST0 pad excludes internal pull-up. | 3.3V | I | | 53 | CLKREQ0 | PCIe clock request signal which indicates when the REFCLK to the PCIe interface can be gated. 1 = the clock can be gated. 0 = the clock is required. | 3.3V | OD | | 54 | W_DISABLE2 | BT_REG_ON; Used by PMU to power up or power down the internal AW-CB511NF-BPF regulators used by the Bluetooth section. Also, when deasserted, this pin holds the Bluetooth section in reset. This pin has an internal 200 kΩ pull-down resistor that is enabled by default. It can be disabled through programming. | 3.3V | I | | 55 | PEWAKE0 | PCI power management event output. Used to request a change in the device or system power state. The assertion and deassertion of this signal is asynchronous to the PCIe reference clock. This signal has an open-drain output structure, as per the PCI Bus Local Bus Specification, revision 2.3. | 3.3V | OD | | 56 | W_DISABLE1 | WL_REG_ON; Used by PMU to power up or power down the internal AW-CB511NF-BPF regulators used by the WLAN section. Also, when deasserted, this pin holds the WLAN section in reset. This pin has an internal 200 k $\Omega$ pull-down resistor that is enabled by default. It can be disabled through programming. | 3.3V | 1 | | 57 | GND | System Ground Pin | | | | 58 | NC | NC | | | | 59 | NC | NC | | | | 60 | NC | NC | | | | 61 | NC | NC | | | | 62 | NC | NC | | | | 63 | GND | System Ground Pin | | | | 64 | NC | NC | | | | 65 | NC | NC | | | | 66 | NC | NC | | | | 67 | NC | NC | | | |----|------|-------------------|------|---| | 68 | NC | NC | | | | 69 | GND | System Ground Pin | | | | 70 | NC | NC | | | | 71 | NC | NC | | | | 72 | 3.3V | 3.3V Power Supply | 3.3V | Ι | | 73 | NC | NC | | | | 74 | 3.3V | 3.3V Power Supply | 3.3V | I | | 75 | GND | System Ground Pin | | | #### 3. Electrical Characteristics ## 3.1 Absolute Maximum Ratings | Symbol | Parameter | Minimum | Typical | Maximum | Unit | |--------|---------------------------------------|---------|---------|---------|------| | 3.3V | DC supply voltage for VBAT and VDDIO. | -0.5 | - | +3.9 | V | ## 3.2 Recommended Operating Conditions | Symbol | Parameter | Minimum | Typical | Maximum | Unit | |--------|---------------------------------------|----------------|---------|---------|------| | VBAT | DC supply voltage for VBAT and VDDIO. | 3 <sup>7</sup> | 3.3 | 3.6 | ٧ | #### 3.3 Digital IO Pin DC Characteristics ## 3.3.1 PCIe Out-of-Band Signals (PERST0, PEWAKE0, and CLKREQ0) | Symbol | Parameter | Minimum | Typical | Maximum | Unit | | | | | |-----------------|-----------------------------------------|---------------|---------|---------------|------|--|--|--|--| | VDDIO=1 | VDDIO=1.8V | | | | | | | | | | V <sub>IH</sub> | Input high voltage (V <sub>DDIO</sub> ) | 1.27 | - | - | V | | | | | | V <sub>IL</sub> | Input low voltage (V <sub>DDIO</sub> ) | - | - | 0.58 | V | | | | | | V <sub>OH</sub> | Output High Voltage @ 2mA | 1.4 | - | - | V | | | | | | V <sub>OL</sub> | Output Low Voltage @ 2mA | - | - | 0.45 | V | | | | | | VDDIO=3 | 3.3V | | | | | | | | | | V <sub>IH</sub> | Input high voltage (V <sub>DDIO</sub> ) | 0.625 × VDDIO | - | - | V | | | | | | V <sub>IL</sub> | Input low voltage (V <sub>DDIO</sub> ) | - | - | 0.25 × VDDIO | V | | | | | | V <sub>OH</sub> | Output High Voltage @ 2mA | 0.75 × VDDIO | - | - | V | | | | | | V <sub>OL</sub> | Output Low Voltage @ 2mA | - | - | 0.125 × VDDIO | V | | | | | <sup>&</sup>lt;sup>7</sup> AW-CB511NF-BPF is functional across this range of voltages. Optimal RF performance specified in the data sheet, however, is guaranteed only for 3.2V < VBAT < 3.6V. ## 3.3.2 Other Digital I/O Pins | Symbol | Parameter | Minimum | Typical | Maximum | Unit | | | | | |-----------------|-----------------------------------------|--------------|---------|--------------|------|--|--|--|--| | VDDIO=1 | VDDIO=1.8V | | | | | | | | | | V <sub>IH</sub> | Input high voltage (V <sub>DDIO</sub> ) | 0.65 × VDDIO | - | - | V | | | | | | V <sub>IL</sub> | Input low voltage (V <sub>DDIO</sub> ) | - | - | 0.35 × VDDIO | V | | | | | | V <sub>OH</sub> | Output High Voltage @ 2mA | VDDIO – 0.45 | - | - | V | | | | | | V <sub>OL</sub> | Output Low Voltage @ 2mA | - | - | 0.45 | V | | | | | | VDDIO=3 | 3.3V | | | | | | | | | | V <sub>IH</sub> | Input high voltage (V <sub>DDIO</sub> ) | 2.0 | - | - | V | | | | | | V <sub>IL</sub> | Input low voltage (V <sub>DDIO</sub> ) | - | - | 0.8 | V | | | | | | V <sub>OH</sub> | Output High Voltage @ 2mA | VDDIO – 0.4 | - | - | V | | | | | | V <sub>OL</sub> | Output Low Voltage @ 2mA | - | - | 0.4 | V | | | | | #### 3.4 Power Up Timing Sequence The AW-CB511NF-BPF has two signals that allow the host to control power consumption by enabling or disabling the Bluetooth, WLAN, and internal regulator blocks. These signals are described below. Additionally, diagrams are provided to indicate proper sequencing of the signals for various operational states. The timing values indicated are minimum required values; longer delays are also acceptable. Description of Control Signals (Power-Up/Power-Down/Reset Control Signals) | Signal | Description | |---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | W_DISABLE1<br>(WL_REG_ON) | Used by the PMU to power up the WLAN section. It is also OR-gated with the W_DISABLE2(BT_REG_ON) input to control the internal AW-CB511NF-BPF regulators. When this pin is high, the regulators are enabled and the WLAN section is out of reset. When this pin is low the WLAN section is in reset. If both the W_DISABLE2(BT_REG_ON) and W_DISABLE1(WL_REG_ON) pins are low, the regulators are disabled. | | W_DISABLE2<br>(BT_REG_ON) | Used by the PMU (OR-gated with W_DISABLE1) to power up the internal AW-CB511NF-BPF regulators. If both the W_DISABLE2(BT_REG_ON) and W_DISABLE1(WL_REG_ON) pins are low, the regulators are disabled. When this pin is low and W_DISABLE1(WL_REG_ON), the BT section is in reset. | #### **Control Signal Timing Diagrams** ## WLAN = ON, Bluetooth = ON ## WLAN = OFF, Bluetooth = OFF ## WLAN = ON, Bluetooth = OFF ## WLAN = OFF, Bluetooth = ON ## WLAN Power-Up Sequence for PCIe Host #### 3.4.1 PCI Express (PCIe) Interface Specification The PCI Express core on the AW-CB511NF-BPF is a high-performance serial I/O interconnect that is protocol compliant and electrically compatible with the PCI Express Base Specification v3.0 running at Gen1 speeds. This core contains all the necessary blocks, including logical and electrical functional subblocks to perform PCIe functionality and maintain high-speed links, using existing PCI system configuration software implementations without modification. Organization of the PCIe core is in logical layers: Transaction Layer, Data Link Layer, and Physical Layer, as shown in below figure. A configuration or link management block is provided for enumerating the PCIe configuration space and supporting generation and reception of System Management Messages by communicating with PCIe layers. Each layer is partitioned into dedicated transmit and receive units that allow point-to-point communication between the host and AW-CB511device. The transmit side processes outbound packets whereas the receive side processes inbound packets. Packets are formed and generated in the Transaction and Data Link Layer for transmission onto the high-speed links and onto the receiving device. A header is added at the beginning to indicate the packet type and any other optional fields. #### 3.4.2 UART Interface The AW-CB511NF-BPF UART is a standard 4-wire interface (RX, TX, RTS, and CTS) with adjustable baud rates from 9600 bps to 4.0 Mbps. The interface features an automatic baud rate detection capability that returns a baud rate selection. Alternatively, the baud rate may be selected through a vendor-specific UART HCI command. UART has a 1040-byte receive FIFO and a 1040-byte transmit FIFO to support EDR. Access to the FIFOs is conducted through the AHB interface through either DMA/CPU. The UART supports the Bluetooth 5.0 UART HCI specification: H4, and H5. The default baud rate is 115.2 Kbaud. The UART supports the 3-wire H5 UART transport, as described in the Bluetooth specification ("3-wire UART Transport Layer"). Compared to H4, the H5 UART transport reduces the number of signal lines required by eliminating the CTS and RTS signals. The CYW54591 UART can perform XON/XOFF flow control and includes hardware support for the Serial Line Input Protocol (SLIP). It can also perform wake-on activity. For example, activity on the RX or CTS inputs can wake the chip from a sleep state. Normally, the UART baud rate is set by a configuration record downloaded after device reset, or by automatic baud rate detection, and the host does not need to adjust the baud rate. Support for changing the baud rate during normal HCI UART operation is included through a vendor-specific command that allows the host to adjust the contents of the baud rate registers. The AW-CB511NF-BPF UARTs operate correctly with the host UART as long as the combined baud rate error of the two devices is within ±2%.UART Interface Signals | PIN No. | Name | Description | Туре | |---------|---------------|----------------------------------------------------------------------------------------------|------| | 22 | BT_UART_TXD | Bluetooth UART Serial Output. Serial data output for the HCI UART Interface | 0 | | 32 | BT_UART_RXD | Bluetooth UART Series Input. Serial data input for the HCI UART Interface | Ι | | 34 | BT_UART_RTS_N | Bluetooth UART Request-to-Send. Active-low request-to-send signal for the HCI UART interface | 0 | | 36 | | Bluetooth UART Clear-to-Send. Active-low clear-to-send signal for the HCI UART interface. | I | #### **Example of Common Baud Rates** | Desired Rate | Actual Rate | Error (%) | |--------------|-------------|-----------| | 4000000 | 4000000 | 0.00 | | 3692000 | 3692308 | 0.01 | | 3000000 | 3000000 | 0.00 | | 2000000 | 2000000 | 0.00 | | 1500000 | 1500000 | 0.00 | | 1444444 | 1454544 | 0.70 | | 921600 | 923077 | 0,16 | | 460800 | 461538 | 0.16 | | 230400 | 230796 | 0.17 | | 115200 | 115385 | 0.16 | | 57600 | 57692 | 0.16 | | 38400 | 38400 | 0.00 | | 28800 | 28846 | 0.16 | | 19200 | 19200 | 0.00 | | 14400 | 14423 | 0.16 | | 9600 | 9600 | 0.00 | | | | | ## **UART Timing** ## **UART Timing Specifications** | Ref No. | Characteristics | Minimum | Typical | Maximum | Unit | |---------|---------------------------------------------------------|---------|---------|---------|-------------| | 1 | Delay time, UART_CTS_N low to UART_TXD valid | -0% | | 1.5 | Bit periods | | 2 | Setup time, UART_CTS_N high before midpoint of stop bit | £ | ~ | 0.5 | Bit periods | | 3 | Delay time, midpoint of stop bit to UART_RTS_N high | 2 | - | 0.5 | Bit periods | #### 3.4.3 I2S Interface The AW-CB511NF-BPF supports I2S digital audio port for Bluetooth audio which shared the pin out with PCM interface. The I2S signals are: ■ I2S clock: I2S SCK ■ I2S Word Select: I2S WS ■ I2S Data Out: I2S SD OUT ■ I2S Data In: I2S SD IN I2S\_SCK and I2S\_WS become outputs in Master mode and inputs in Slave mode, whereas BT\_I2S\_DO always stays as an output. The channel word length is 16 bits, and the data is justified so that the MSb of the left-channel data is aligned with the MSb of the I2S bus, in accord with the I2S specification. The MSb of each data word is transmitted one bit clock cycle after the I2S\_WS transition, synchronous with the falling edge of the bit clock. Left-channel data is transmitted when I2S\_WS is LOW, and right channel data is transmitted when I2S\_WS is HIGH. Data bits sent by the AW-CB511NF-BPF are synchronized with the falling edge of I2S\_SCK and should be sampled by the receiver on the rising edge of I2S\_SCK. The clock rate in master mode is either of the following: 48 kHz × 32 bits per frame = 1.536 MHz 48 kHz × 50 bits per frame = 2.400 MHz The master clock is generated from the input reference clock using a N/M clock divider. In the slave mode, any clock rate is supported to a maximum of 3.072 MHz. #### 12S Timing | | | | | 9 | | | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|---------------------|-------------|---------------------|---------------------|-----|-------------|------| | | | Transmitter | | | | Receiver | | | | | | Lower | Lower Limit | | Upper Limit | | Lower Limit | | Upper Limit | | | | Min | Max | Min | Max | Min | Max | Min | Max | 1.55 | | Clock Period T | Ttr | - | 2 | - | Tr | - | 2 | - | 7 | | Master Mode: Clock ge | enerated by transn | nitter or re | ceiver | | | | | 1 | | | HIGH t <sub>HC</sub> | 0.35T <sub>tr</sub> | - | - | - | 0.35T <sub>b</sub> | - | 2 | - | 8 | | LOWI <sub>LC</sub> | 0.35T <sub>tr</sub> | - | . 45 | 100 | 0.35T <sub>tr</sub> | 140 | ~ | - | 8 | | Slave Mode: Clock acc | epted by transmit | ter or rece | iver | | | | | | | | HIGH t <sub>HC</sub> | ( j | 0.35T <sub>tr</sub> | - E- C | - | - 1 | 0.35T <sub>tr</sub> | - | - | 9 | | LOW t <sub>LC</sub> | (+) | 0.35T <sub>tr</sub> | ( <del>-</del> - | - | | 0.35T <sub>tr</sub> | 8 | | 9 | | Rise time t <sub>RC</sub> | 1-0 | - | 0.15T <sub>tr</sub> | - | - | S#6 | | 3.00 | 10 | | Transmitter | | | | | | | | | | | Delay t <sub>dtr</sub> | | 14 | - | 0.8T | | - | 2 | - | 11 | | Hold time t <sub>htr</sub> | 0 | - | - | - | 14 | 140 | ~ | - | 10 | | Receiver | 11.5% | | | | | | | | | | Setup time t <sub>sr</sub> | ( <del>-</del> ) | - | - | - | 17 | 0.2T <sub>r</sub> | = | | 12 | | Hold time t <sub>hr</sub> | - | - | - 1 | - | - | 0 | - | - | 12 | | CHARLES THE PARTY OF | | | | | | | | | | #### Notes - The system clock period T must be greater than T<sub>b</sub> and T<sub>f</sub> because both the transmitter and receiver have to be able to handle the data transfer rate. At all data gates in master mode, the transmitter or receiver generates a clock signal with a fixed mark/space ratio. For this reason, t<sub>RC</sub> and t<sub>LC</sub> are specified with - In slave mode, the transmitter and receiver need a clock signal with minimum HIGH and LOW periods so that they can detect the signal. So long as the minimum periods are greater than 0.35T<sub>1</sub>, any clock that meets the requirements can be used. Because the delay (t<sub>at</sub>) and the maximum transmitter speed (defined by T<sub>tt</sub>) are related, a fast transmitter driven by a slow clock edge can result in t<sub>at</sub> not exceeding t<sub>BC</sub> which means t<sub>RC</sub> becomes zero or negative. Therefore, the transmitter has to guarantee that t<sub>tot</sub> is greater than or equal to zero, so long as the clock rise-time t<sub>BC</sub> is not more than t<sub>BCmax</sub> where t<sub>BCmax</sub> is not less than 0.15T<sub>b</sub>. To allow date to be clocked out on a falling edge, the delay is specified with respect to the rising edge of the clock signal and T, always giving the receiver sufficient certified. - 12. The data setup and hold time must not be less than the specified receiver setup and hold time ## I2S Transmitter Timing<sup>8</sup> T = Clock period T<sub>w</sub> = Minimum allowed clock period for transmitter T = T... ## 12S Receiver Timing<sup>9</sup> T = Clock period T<sub>s</sub> = Minimum allowed clock period for transmitter T>T, <sup>\*</sup> tac is only relevant for transmitters in slave mode. <sup>&</sup>lt;sup>8</sup> The time periods specified in I2C transmitter timing and I2C receiver timing are defined by the transmitter speed. The receiver specifications must match transmitter performance. <sup>&</sup>lt;sup>9</sup> The time periods specified in I2C transmitter timing and I2C receiver timing are defined by the transmitter speed. The receiver specifications must match transmitter performance. #### 3.4.4 PCM Interface The AW-CB511 supports independent PCM interfaces that share the pins with the I2S interfaces. The PCM Interface on the AW-CB511NF-BPF can connect to linear PCM codec devices in Master/Slave mode. In Master mode, the AW-CB511NF-BPF generates the BT\_PCM\_CLK and BT\_PCM\_SYNC signals, and in Slave mode, these signals are provided by another master on the PCM interface and are inputs to the AW-CB511NF-BPF. The configuration of the PCM interface may be adjusted by the host through the use of vendor-specific HCI commands. #### 3.4.4.1 Slot Mapping The AW-CB511NF-BPF supports up to three simultaneous full-duplex SCO or eSCO channels through the PCM interface. These three channels are time-multiplexed onto the single PCM interface by using a time-slotting scheme where the 8 kHz or 16 kHz audio sample interval is divided into as many as 16 slots. The number of slots is dependent on the selected interface rate of 128 kHz, 512 kHz, or 1024 kHz. The corresponding number of slots for these interface rate is 1, 2, 4, 8, and 16, respectively. Transmit and receive PCM data from a SCO channel is always mapped to the same slot. The PCM data output driver tristates its output on unused slots to allow other devices to share the same PCM interface signals. The data output driver tristates its output after the falling edge of the PCM clock during the last bit of the slot. #### 3.4.4.2 Frame Synchronization The AW-CB511NF-BPF supports both short and long-frame synchronization in both master and slave modes. In short-frame synchronization mode, the frame synchronization signal is an active-high pulse at the audio frame rate that is a single-bit period in width and is synchronized to the rising edge of the bit clock. The PCM slave looks for a high on the falling edge of the bit clock and expects the first bit of the first slot to start at the next rising edge of the clock. In long-frame synchronization mode, the frame synchronization signal is again an active-high pulse at the audio frame rate; however, the duration is three bit periods and the pulse starts coincident with the first bit of the first slot. #### 3.4.4.3 Data Formatting The AW-CB511NF-BPF may be configured to generate and accept several different data formats. For conventional narrowband speech mode, the AW-CB511NF-BPF uses 13 of the 16 bits in each PCM frame. The location and order of these 13 bits can be configured to support various data formats on the PCM interface. The remaining three bits are ignored on the input and may be filled with 0s, 1s, a sign bit, or a programmed value on the output. The default format is 13-bit 2's complement data, left justified, and clocked Most Significant Bit (MSb) first. #### 3.4.4.4 Wideband Speech Support When the host encodes WBS packets in transparent mode, the encoded packets are transferred over the PCM bus for an eSCO voice connection. In this mode, the PCM bus is typically configured in master mode for a 4 kHz sync rate with 16-bit samples, resulting in a 64 Kbps bit rate. The AW-CB511NF-BPF also supports slave transparent mode using a proprietary rate-matching scheme. In SBCcode mode, linear 16-bit data at 16 kHz (256 Kbps rate) is transferred over the PCM bus. ## 3.4.4.5 PCM Interface Timing Short Frame Sync, Master Mode #### **PCM Timing Diagram (Short Frame Sync, Master Mode)** ## **PCM Interface Timing Specifications (Short Frame Sync, Master Mode)** | Reference | Characteristics | Min | Тур | Max | Unit | |-----------|----------------------------------------------------------------------------------------------------|------|-----|------|------| | 1 | PCM bit clock frequency | - | | 12.0 | MHz | | 2 | PCM bit clock LOW | 41.0 | - 2 | - | ns | | 3 | PCM bit clock HIGH | 41.0 | | - | ns | | 4 | BT_PCM_SYNC delay | 0 | - | 25.0 | ns | | 5 | BT_PCM_OUT delay | 0 | 2 | 25.0 | ns | | 6 | BT_PCM_IN setup | 8.0 | - 5 | (=) | ns | | 7 | BT_PCM_IN hold | 8.0 | - | 1-1 | ns | | 8 | Delay from rising edge of BT_PCM_CLK during last bit period to BT_PCM_OUT becoming high impedance. | 0 | - | 25.0 | ns | #### Short Frame Sync, Slave Mode ## PCM Timing Diagram (Short Frame Sync, Slave Mode) ## PCM Interface Timing Specifications (Short Frame Sync, Slave Mode) | Reference | Characteristics | Min | Тур | Max | Unit | |-----------|----------------------------------------------------------------------------------------------------|------|------|------|------| | 1 | PCM bit clock frequency | - | | 12.0 | MHz | | 2 | PCM bit clock LOW | 41.0 | 140 | - | ns | | 3 | PCM bit clock HIGH | 41.0 | | - | ns | | 4 | BT_PCM_SYNC setup | 8.0 | 2 | - | ns | | 5 | BT_PCM_SYNC hold | 8.0 | - 2 | - | ns | | 6 | BT_PCM_OUT delay | 0 | - 11 | 25.0 | ns | | 7 | BT_PCM_IN setup | 8.0 | - | - | ns | | 8 | BT_PCM_IN hold | 8.0 | - 2 | | ns | | 9 | Delay from rising edge of BT_PCM_CLK during last bit period to BT_PCM_OUT becoming high impedance. | 0 | 2 | 25.0 | ns | Long Frame Sync, Master Mode ## PCM Timing Diagram (Long Frame Sync, Master Mode) ## **PCM Interface Timing Specifications (Long Frame Sync, Master Mode)** | Reference | Characteristics | Min | Тур | Max | Unit | |-----------|----------------------------------------------------------------------------------------------------|------|-----|------|------| | 1 | PCM bit clock frequency | - | - | 12.0 | MHz | | 2 | PCM bit clock LOW | 41.0 | - | 2 | ns | | 3 | PCM bit clock HIGH | 41,0 | - | - | ns | | 4 | BT_PCM_SYNC delay | 0 | - | 25.0 | ns | | 5 | BT_PCM_OUT delay | 0 | | 25.0 | ns | | 6 | BT_PCM_IN setup | 8.0 | - | - | ns | | 7 | BT_PCM_IN hold | 8.0 | - | - | ns | | 8 | Delay from rising edge of BT_PCM_CLK during last bit period to BT_PCM_OUT becoming high impedance. | 0 | - | 25.0 | ns | #### Long Frame Sync, Slave Mode ## PCM Timing Diagram (Long Frame Sync, Slave Mode) #### PCM Interface Timing Specifications (Long Frame Sync, Slave Mode) | Reference | Characteristics | Min | Тур | Max | Unit | |-----------|----------------------------------------------------------------------------------------------------|------|-------|-------|------| | 1 | PCM bit clock frequency | - | - | 12.0 | MHz | | 2 | PCM bit clock LOW | 41.0 | : *** | - | ns | | 3 | PCM bit clock HIGH | 41.0 | - | - | ns | | 4 | BT_PCM_SYNC setup | 8.0 | 141 | - | ns | | 5 | BT_PCM_SYNC hold | | - | | ns | | 6 | BT_PCM_OUT delay | | : + h | 25.0. | ns | | 7 | 7 BT_PCM_IN setup | | - | - | ns | | 8 | BT_PCM_IN hold | 8.0. | - | - | ns | | 9 | Delay from rising edge of BT_PCM_CLK during last bit period to BT_PCM_OUT becoming high impedance. | 0 | | 25.0 | ns | ## 3.5 Power Consumption\* #### 3.5.1 WLAN | No. | ltem | | | Total(VDDIO+VBAT)_IN=3.3V | | | | | | |---------------|------------------------------------|--------------|-------------------|---------------------------|------|-----------|---------|------|--| | 140. | | | | Max. | | | Avg. | | | | 1 | power off <sup>*(1)(2)(4)</sup> | | | TBD | | | TBD | | | | 2 | Deepsleep (VBAT)(2) | (3)(4)(5) | | TBD | | | TBD | | | | 3 | Deepsleep (VDDIO) | (2)(3)(4)(5) | | TBD | | | TBD | | | | 4 | Deepsleep (total) (2)(3)(4)(5) | | | TBD | | | TBD | | | | 5 | Power Save (2.4G) (2) (3)(4)(6)(7) | | | TBD | | | TBD | | | | 6 | Power Save (5G) (2) (3)(4)(6)(7) | | | TBD | | | TBD | | | | | | | | Transmit | | | Receive | | | | Band<br>(GHz) | Mode | ode BW (MHz) | RF Power<br>(dBm) | Max. | Avg. | Duty<br>% | Max. | Avg. | | | | 11b@1M | 20 | 17 | TBD | TBD | TBD | TBD | TBD | | | | 11b@11M | 20 | 17 | TBD | TBD | TBD | TBD | TBD | | | 2.4 | 11g@6M | 20 | 14 | TBD | TBD | TBD | TBD | TBD | | | | 11g@54M | 20 | 14 | TBD | TBD | TBD | TBD | TBD | | | | 11n@MCS0 | 20 | 13 | TBD | TBD | TBD | TBD | TBD | | | | 11n@MCS7 | 20 | 13 | TBD | TBD | TBD | TBD | TBD | | | | 11a@6M | 20 | 15 | TBD | TBD | TBD | TBD | TBD | | | 5 | 11n@MCS0 | 20 | 15 | TBD | TBD | TBD | TBD | TBD | | | | 11n@MCS7 | 20 | 15 | TBD | TBD | TBD | TBD | TBD | | | | 11n@MCS0 | 40 | 15 | TBD | TBD | TBD | TBD | TBD | | | | 11ac@MCS0<br>NSS1 | 80 | 12 | TBD | TBD | TBD | TBD | TBD | | | | 11ac@MCS9<br>NSS1 | 80 | 12 | TBD | TBD | TBD | TBD | TBD | | #### 3.5.2 Bluetooth | No. | Mode | Packet Type | RF Power | Total(VDDIO+VBAT)_IN=3.3V | | | |-----|---------------|-------------|----------|---------------------------|------|--| | | | racket Type | (dBm) | Max. | Avg. | | | 1 | power off*(1) | N/A | N/A | TBD | TBD | | | 2 | Transmit | DH5 | 9.16 | TBD | TBD | | | 2 | Receive | 3DH5 | N/A | TBD | TBD | | <sup>\*</sup> Current Unit: mA <sup>\*</sup> The power consumption is based on Azurewave test environment, these data for reference only. ## 3.6 Frequency Reference The AW-CB511NF-BPF requires an external low-frequency clock for low-power mode timing. An external 32.768 kHz precision oscillator which meets the requirements listed in below table must be used. | LPO Clock | Unit | | |--------------------------|------------------------------------------------------------------------------------|--| | 32.768 | | | | ±250 | ppm | | | 30-70 | % | | | 200-3300 | mV, p-p | | | Square-wave or sine-wave | - | | | > 100k | Ω | | | < 5 | pF | | | < 10,000 | ppm | | | | 32.768<br>±250<br>30 – 70<br>200–3300<br>Square-wave or sine-wave<br>> 100k<br>< 5 | | Note 5. When power is applied or switched off. ## 4. Mechanical Information ## 4.1 Mechanical Drawing TOLERANCE UNLESS OTHERVISE SPECIFIED:±0.15mm ## 5. Packaging Information TBD #### **Federal Communication Commission Interference Statement** This equipment has been tested and found to comply with the limits for a Class B digital device, pursuant to Part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference in a residential installation. This equipment generates, uses and can radiate radio frequency energy and, if not installed and used in accordance with the instructions, may cause harmful interference to radio communications. However, there is no guarantee that interference will not occur in a particular installation. If this equipment does cause harmful interference to radio or television reception, which can be determined by turning the equipment off and on, the user is encouraged to try to correct the interference by one of the following measures: - Reorient or relocate the receiving antenna. - Increase the separation between the equipment and receiver. - Connect the equipment into an outlet on a circuit different from that to which the receiver is connected. - Consult the dealer or an experienced radio/TV technician for help. FCC Caution: Any changes or modifications not expressly approved by the party responsible for compliance could void the user's authority to operate this equipment. This device complies with Part 15 of the FCC Rules. Operation is subject to the following two conditions: (1) This device may not cause harmful interference, and (2) this device must accept any interference received, including interference that may cause undesired operation. For product available in the USA market, only channel 1~11 can be operated. Selection of other channels is not possible. This device is restricted for indoor use. #### **FCC Radiation Exposure Statement:** This equipment complies with FCC radiation exposure limits set forth for an uncontrolled environment. This equipment should be installed and operated with minimum distance 20cm between the radiator & your body. #### **IMPORTANT NOTE:** This module is intended for OEM integrator. This module is only FCC authorized for the specific rule parts listed on the grant, and that the host product manufacturer is responsible for compliance to any other FCC rules that apply to the host not covered by the modular transmitter grant of certification. The final host product still requires Part 15 Subpart B compliance testing with the modular transmitter installed. Additional testing and certification may be necessary when multiple modules are used. #### **USERS MANUAL OF THE END PRODUCT:** In the users manual of the end product, the end user has to be informed to keep at least 20cm separation with the antenna while this end product is installed and operated. The end user has to be informed that the FCC radio-frequency exposure guidelines for an uncontrolled environment can be satisfied. The end user has to also be informed that any changes or modifications not expressly approved by the manufacturer could void the user's authority to operate this equipment. This device complies with Part 15 of FCC rules. Operation is subject to the following two conditions: (1) this device may not cause harmful interference and (2) this device must accept any interference received, including interference that may cause undesired operation. #### LABEL OF THE END PRODUCT: The final end product must be labeled in a visible area with the following " Contains TX FCC ID: TLZ-CB511". This device complies with Part 15 of FCC rules. Operation is subject to the following two conditions: (1) this device may not cause harmful interference and (2) this device must accept any interference received, including interference that may cause undesired operation. This device contains licence-exempt transmitter(s)/receiver(s) that comply with Innovation, Science and Economic Development Canada's licence-exempt RSS(s). Operation is subject to the following two conditions: - (1) This device may not cause interference. - (2) This device must accept any interference, including interference that may cause undesired operation of the device. Cet appareil contient des émetteurs / récepteurs exempts de licence qui sont conformes au (x) RSS (s) exemptés de licence d'Innovation, Sciences et Développement économique Canada. L'opération est soumise aux deux conditions suivantes: - (1) Cet appareil ne doit pas provoquer d'interférences. - (2) Cet appareil doit accepter toute interférence, y compris les interférences susceptibles de provoquer un fonctionnement indésirable de l'appareil. This radio transmitter [6100A-CB511] has been approved by Innovation, Science and Economic Development Canada to operate with the antenna types listed below, with the maximum permissible gain indicated. Antenna types not included in this list that have a gain greater than the maximum gain indicated for any type listed are strictly prohibited for use with this device. Le présent émetteur radio (6100A-CB511) a été approuvé par Innovation, Sciences et Développement économique Canada pour fonctionner avec les types d'antenne énumérés ci-dessous et ayant un gain admissible maximal d'antenne. Les types d'antennes non inclus dans cette liste qui ont un gain supérieur au gain maximal indiqué pour tout type listé sont strictement interdits pour une utilisation avec cet appareil. The device for operation in the band 5150–5250 MHz is only for indoor use to reduce the potential for harmful interference to co-channel mobile satellite systems. les dispositifs fonctionnant dans la bande 5150-5250 MHz sont réservés uniquement pour une utilisation à l'intérieur afin de réduire les risques de brouillage préjudiciable aux systèmes de satellites mobiles utilisant les mêmes canaux. The maximum antenna gain permitted for devices in the bands 5250-5350 MHz and 5470-5725 MHz shall be such that the equipment still complies with the e.i.r.p. limit. In the gain maximal d'antenne permis pour les dispositifs utilisant les bandes 5250-5350 MHz et 5470-5725 MHz doit se conformer à la limite de p.i.r.e. The maximum antenna gain permitted for devices in the band 5725-5850 MHz shall be such that the equipment still complies with the e.i.r.p. limits specified for point-to-point and non-point-to-point operation as appropriate. le gain maximal d'antenne permis (pour les dispositifs utilisant la bande 5725-5850 MHz) doit se conformer à la limite de p.i.r.e. spécifiée pour l'exploitation point à point et non point à point, selon le cas. #### For indoor use only. Pour une utilisation en intérieur uniquement. #### **IMPORTANT NOTE:** #### IC Radiation Exposure Statement: This equipment complies with IC RSS-102 radiation exposure limits set forth for an uncontrolled environment. This equipment should be installed and operated with minimum distance 20cm between the radiator & your body. Cet équipement est conforme aux limites d'exposition aux rayonnements IC établies pour un environnement non contrôlé. Cet équipement doit être installé et utilisé avec un minimum de 20 cm de distance entre la source de rayonnement et votre corps. #### **IMPORTANT NOTE:** This module is intended for OEM integrator. The OEM integrator is responsible for the compliance to all the rules that apply to the product into which this certified RF module is integrated. Additional testing and certification may be necessary when multiple modules are used. 20cm minimum distance has to be able to be maintained between the antenna and the users for the host this module is integrated into. Under such configuration, the IC RSS-102 radiation exposure limits set forth for an population/uncontrolled environment can be satisfied. Any changes or modifications not expressly approved by the manufacturer could void the user's authority to operate this equipment. #### **USERS MANUAL OF THE END PRODUCT:** In the users manual of the end product, the end user has to be informed to keep at least 20cm separation with the antenna while this end product is installed and operated. The end user has to be informed that the IC radio-frequency exposure guidelines for an uncontrolled environment can be satisfied. The end user has to also be informed that any changes or modifications not expressly approved by the manufacturer could void the user's authority to operate this equipment. Operation is subject to the following two conditions: (1) this device may not cause harmful interference (2) this device must accept any interference received, including interference that may cause undesired operation. #### LABEL OF THE END PRODUCT: The final end product must be labeled in a visible area with the following "Contains IC: 6100A-CB511". The Host Model Number (HMN) must be indicated at any location on the exterior of the end product or product packaging or product literature which shall be available with the end product or online. 5GHz band (W52, W53): Indoor use only (except communicate to high power radio) #### Ant list | | | | | Antenna | _ | Antenna Gain(dBi) | | | |------|------|--------|--------------|---------|-----------|-------------------|------|-----------| | Ant. | Port | Brand | Model Name | Туре | Connector | 2.4GHz | 5GHz | Bluetooth | | 1 | 1 | NVIDIA | 320-1929-000 | PIFA | I-PEX | 4.3 | 5.4 | 4.3 | | 2 | 1 | NVIDIA | 320-1929-000 | PIFA | I-PEX | 4.3 | 5.4 | 4.3 | 「取得審驗證明之低功率射頻器材,非經核准,公司、商號或使用者均不得擅自變更頻率、加大功率或變更原設計之特性及功能。低功率射頻器材之使用不得影響飛航安全及干擾合法通信;經發現有干擾現象時,應立即停用,並改善至無干擾時方得繼續使用。前述合法通信,指依電信管理法規定作業之無線電通信。低功率射頻器材須忍受合法通信或工業、科學及醫療用電波輻射性電機設備之干擾。」「應避免影響附近雷達系統之操作。」 「本模組於取得認證後將依規定於模組本體標示審驗合格標籤, 並要求平台廠商於平台上標示「本產品內含射頻模組體CC XX xx LP yyy Z z。」