## L508 Hardware Design **LTE Module Series** Version: V1.0.9 **Date**: 2021-12-11 #### **Notice** Some features of this product and its accessories depend on installed software, local network capabilities and settings, and some features may not be activated or restricted due to local network operators or network service providers. As a result, the description in this article may not be an exact match to the product you purchased or its accessories. The company shall not be responsible for the loss of property or personal injury caused by the user's improper operation. The company reserves the right to modify or change the contents of this manual in accordance with the requirements of technological development. #### Copyright The Copyright of this manual belongs to Shanghai Yike Communication Technology Co., Ltd.. Anyone who copies, quotes or modifies the contents of this manual without our written permission will be liable. #### **DISCLAIMER** ALL CONTENTS OF THIS MANUAL ARE PROVIDED "AS IS". EXCEPT AS REQUIRED BY APPLICABLE LAWS, NO WARRANTIES OF ANY KIND, EITHER EXPRESS OR IMPLIED, INCLUDINGBUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE, ARE MADE IN RELATION TO THE ACCURACY, RELIABILITY OR CONTENTS OF THIS MANUAL. TO THE MAXIMUM EXTENT PERMITTED BY APPLICABLE LAW, IN NO EVENT SHALL SHANGHAI MOBILETEKCOMMUNICATION LTD BE LIABLE FOR ANY SPECIAL, INCIDENTAL, INDIRECT, OR CONSEQUENTIAL DAMAGES, OR LOSS OF PROFITS, BUSINESS, REVENUE, DATA, GOODWILL SAVINGS OR ANTICIPATED SAVINGS REGARDLESS OF WHETHER SUCH LOSSES ARE FORSEEABLE OR NOT. # **Version History** | Date | Version | Description of change | Author | |------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------|---------| | 2021-01-29 | V1.0 | Initial | g.zhong | | 2021-03-20 | V1.0.1 | Update band information | robin | | 2021-04-17 | V1.0.2 | Change the Module operating voltage Change 130,131pin to UART Exchange function of 3,86pin Update function of the RESET Add EMMC design | g.zhong | | 2021-04-26 | V1.0.3 | Change operating voltage to 3.8V Add SPK and REC describe | g.zhong | | 2021-07-15 | V1.0.4 | Delete the SPK content and list it later in development | g.zhong | | 2021-08-31 | V1.0.5 | Add L508LA configuration information | g.zhong | | 2021-09-14 | V1.0.6 | Add L508 storage and baking information | g.zhong | | 2021-11-15 | V1.0.7 | Add L508C RF information | g.zhong | | 2021-11-24 | V1.0.8 | Add L508TLC information Add RGMII reference design | g.zhong | | 2021-12-11 | V1.0.9 | Model L508E was changed to L508E, and (N) GNSS was added | g.zhong | ### **Contents** | CONTENTS | 3 | |------------------------------------------|----| | LIST OF TABLE | 6 | | LIST OF FIGURES | 8 | | 1 ABOUT THIS DOCUMENT | 10 | | 1.1 Applicable scope | | | 1.2 Writing purpose | | | 1.3 Support and reference documents list | | | | | | 2 PRODUCT OVERVIEW | 13 | | 2.1 Main performance | 13 | | 2.2 Functional Block Diagram | | | 2.2.1 Introduction to baseband function | | | 3 MECHANICAL DIMENSIONS | 23 | | 3.1 Mechanical Dimensions of Module | 23 | | 3.2 Recommended Footprint | | | 3.3 View of the Module | | | 4 INTERFACE DESCRIPTION | 25 | | 4.1 Pin Definition | 25 | | 4.1.1 Pin I/O parameter definition | | | 4.1.2 Pin Layout | | | 4.1.3 Pin Description | | | 4.2 Operating conditions | | | 4.3 Digital logic characteristics | 35 | | 4.4 Power interface | | | 4.4.1 Power pin description | | | 4.4.2 Power requirement | | | 4.4.3 Power Supply Design Guide | 38 | |--------------------------------------------------|----| | 4.4.4 Charging circuit design reference | 39 | | 4.5 USIM card interface | 40 | | 4.5.1 Pin Description | 40 | | 4.5.2 Electrical characteristics | 41 | | 4.5.3 USIM card interface application | 41 | | 4.6 PCM interface | 42 | | 4.6.1 Pin Description | 42 | | 4.6.2 PCM timing | 43 | | 4.6.3 PCM interface application | 44 | | 4.7 USB2.0 interface | 45 | | 4.7.1 Pin Description | 45 | | 4.7.2 USB interface application | 45 | | 4.8 UART interface | 46 | | 4.8.1 Pin Description | 46 | | 4.8.2 UART interface application | 47 | | 4.9 SPI interface | 50 | | 4.9.1 Pin Description | 50 | | 4.9.2 SPI reference design | 50 | | 4.9.3 LCD reference design | 51 | | 4.10 I2C interface | 52 | | 4.11 Network light | 53 | | 4.11.1 Pin Description | 53 | | 4.11.2 Interface application | 53 | | 4.12 System Status Indication | 54 | | 4.13 Flight Mode | 55 | | 4.14 Forced USB download interface | 55 | | 4.14.1 Pin Description | 55 | | 4.14.2 Forced USB download interface application | 56 | | 4.15 SD card interface | 56 | | 4.15.1 Pin Description | 56 | | 4.15.2 SD card reference design | 57 | | 4.16 SDIO_WIFI/EMMC interface | 58 | | 4.16.1 Pin Description | 58 | | 4.16.2 SDIO reference design | 58 | | 4.17 PCIe interface | 61 | | 4.17.1 Pin Description | 61 | | 4.17.2 PCIe reference design | 62 | | 4.18 RMII/RGMII interface | 62 | | 4.18.1 Pin Description | 63 | | 4.18.2 RMII/RGMII reference design | 63 | | 4.19 AUDIO interface | 66 | | 4.19.1 Pin Description | 67 | | 4.19.2 AUDIO reference design | 67 | | 4.20 ADC | 68 | |------------------------------------------------------------------------|----| | 4.21 GPIOs | 69 | | 4.22 Power on/off and reset interface | 71 | | 4.22.1 Pin Description | 71 | | 4.22.2 Power-on sequence | 72 | | 4.22.3 Power-off sequence | 73 | | 4.22.4 Reset sequence | 74 | | 4.22.5 Interface application | 74 | | 4.23 Antenna interface | 76 | | 4.23.1 RF signal PCB layout guide | 76 | | 4.23.2 Interface application | | | 4.23.3 Antenna Layout guideline | 79 | | 5 PRODUCT CHARACTERISTICS | 81 | | 5.1 Absolute maximum ratings | | | 5.2 Operating conditions | | | 5.2.1 Operating conditions | | | 5.2.2 Work mode | | | 5.2.3 Current consumption (TBD) | | | 5.3 Working and storage temperature | | | 5.4 Electrostatic protection | | | 6 DESIGN GUIDELINE | QQ | | | | | 6.1 General Design rules and requirements | | | 6.2 Circuit reference design | | | 6.3 RF circuit design | | | 6.3.1 Matters needing attention in the initial stage of antenna design | | | 6.4 EMC AND ESD design recommendations | | | 6.5 Product Recommendation Upgrade Program | 90 | | 7 STORAGE, PRODUCTION AND PACKAGE | 91 | | 7.1 Storage | 91 | | 7.2 Production | | | 7.2.1 Module confirmation and moisture | | | 7.2.2 SMT reflow attentions | | | 7.2.3 SMT stencil design and the problem of less tin soldering | | | 7.2.4 SMT attentions | | | 7.3 Packaging Information | | | | • | | 8 SAFETY INFORMATION | 97 | ## **List of Table** | Table 1 support document list | 11 | |-----------------------------------------------------|----| | Table 2 Terms and Abbreviation | 11 | | Table 3 key performance parameter | 13 | | Table 4 working frequency band | 20 | | Table 5 Conducted transmission power | 21 | | Table 6 Conducted reception sensitivity | 22 | | Table 7 Reference sensitivity (QPSK) | 22 | | Table 8 I/O parameter definitions | 25 | | Table 9 interface definitions | 26 | | Table 10 operating conditions of module | 35 | | Table 11 Digital I/O characteristics (VDD=1.8V) | 35 | | Table 12 Digital I/O characteristics (VDD=3V/3.3V) | 35 | | Table 13 definition and description of power supply | 36 | | Table 14 Power Zener diode recommended | 37 | | Table 15 Charging interface definition | 39 | | Table 16 SIM Card interface definition | 40 | | Table 17 PCM signal interface definition | 43 | | Table 18 USB interface definitions | 45 | | Table 19 UART interface definitions | 46 | | Table 20 SPI interface definitions | 50 | | Table 21 LCD interface definitions | 51 | | Table 22 I2C interface definitions | 52 | | Table 23 NETLIGHT | 53 | | Table 24 NETLIGHT status | 54 | | Table 25 STATUS | 54 | | Table 26 FLIGHTMODE | 55 | | Table 27 Forced download interface definitions | 56 | | Table 28 SD card interface definitions | 56 | | Table 29 SDIO_WIFI/EMMC interface definitions | 58 | | Table 30 SDIO routing length inside the module | 59 | | Table 31 PCIe interface definitions | 61 | | Table 32 RMII/RGMII interface definitions | 63 | | Table 33 RMII routing length inside the module | 64 | | Table 34 AUDIO interface definitions | 67 | | Table 35 ADC | 68 | | Table 36 GPIO list | 69 | | Table 37 boot and reset key interface definitions | 71 | | Table 38 power-on sequencing | 72 | | Table 39 Power-off sequencing | | | Table 40 electrical properties of reset key signals | | | Table 41 antenna interface definitions | | | Table 42 absolute parameters | | | | | | Table 43 Normal working voltage of module | 8 | |-------------------------------------------------------------------------|----| | Table 44 working mode | 82 | | Table 45 VBAT consumption current (VBAT = 3.8V) | | | Table 46 Operating temperature | 8′ | | Table 47 ESD performance parameters (temperature: 25 °C, humidity: 45%) | 8′ | | Table 48 Humidity Level | 9 | | Table 49 Baking Conditions | 93 | ## **List of Figures** | Figure 1 L508E Functional Block Diagram | 17 | |-------------------------------------------------------------------------------------------|----| | Figure 2 L508LA Functional Block Diagram | 18 | | Figure 3 L508LA Functional Block Diagram | 19 | | Figure 4 Top, Bottom, Sides Dimensions (Unit: mm) | 23 | | Figure 5 Recommended Footprint (Unit: mm) | 24 | | Figure 6 View of the Module | 24 | | Figure 7 pin configuration (top view) | 26 | | Figure 8 Power interface recommendation circuit | 37 | | Figure 9 Recommended LDO power supply circuit | 38 | | Figure 10 Recommended DC/DC power supply circuit | 39 | | Figure 11 Charging reference circuit | 40 | | Figure 12 SIM Card Signal Connection Circuit | 42 | | Figure 13 PCM timing | 43 | | Figure 14 Timing of external CODEC to module | 43 | | Figure 15 Timing of the external CODEC for the module | 44 | | Figure 16 PCM Application Circuit (L508 module as the main PCB device) | 44 | | Figure 17 USB application circuit | 46 | | Figure 18 Module serial port and AP application processor full function connection method | 48 | | Figure 19 Module serial port and application processor 4-wire connection | 48 | | Figure 20 Module serial port and AP application processor 2-wire connection | 49 | | Figure 21 UART level transition connection diagram | 49 | | Figure 22 UART to RS232 reference circuit | 50 | | Figure 23 SPI connection diagram 1 | 51 | | Figure 24 SPI connection diagram 2 | 51 | | Figure 25 LCD reference design | 52 | | Figure 26 I2C design reference circuit | 53 | | Figure 27 NETLIGHT reference circuit | 54 | | Figure 28 FLIGHTMODE design schematic | 55 | | Figure 29 L508 download reference circuit | 56 | | Figure 30 SD card reference design | 58 | | Figure 31 SDIO_WIFI reference design | 60 | | Figure 32 SDIO_EMMC reference design | 61 | | Figure 33 PCIe reference design | 62 | | Figure 34 RMII Ethernet reference design | 66 | | Figure 35 RMII Ethernet reference design | 66 | | Figure 37 Electret microphone reference design | 67 | | Figure 38 Receiver reference design | 68 | | Figure 39 External class K amplifier reference design | 68 | | Figure 40 Power on sequence diagram | 73 | | Figure 41 Power-off sequence diagram | 74 | | Figure 42 PWRKEY/RESET/EXTON1N reference circuit | 75 | | Figure 43 PWRKEY/RESET reference circuit | 76 | | Figure 44 Main antenna matching circuit schematic | 77 | |---------------------------------------------------|----| | Figure 45 DRX antenna matching circuit schematic | 78 | | Figure 46 GNSS antenna matching circuit schematic | 79 | | Figure 47 antenna feed point | 80 | | Figure 48 Temperature Curve | 95 | | Figure 49 Coil Tape Information (Unit: mm) | 96 | ## 1 About this document #### 1.1 Applicable scope This document describes the L508 series 4G LTE LCC+LGA Module (hereinafter referred to as L508), the basic specifications, product electrical characteristics, design guidance and hardware interface development guidance. Users need to follow this documentation requirements and guidance for design. This document applies only to L508 products in the application development. #### 1.2 Writing purpose This document provides the design and development basis for the users of the module products. By reading this document, users can have an overall understanding of the product, have a clear understanding of the technical parameters of the product, and on the basis of this document can successfully complete the wireless 4G network functional product or device application development. This hardware development document not only provides the product functional characteristics and technical parameters, but also provides the product reliability test and related test standards, business function realization process, radio frequency performance index and user circuit design guidance. Is to provide the user with a more comprehensive design reference. #### 1.3 Support and reference documents list In addition to this hardware development document, we also provide the product-based Development Board instruction manual and Software Development Instruction Manual, table 1 for the support list. Table 1 support document list | NO. | Documents | |-----|------------------------------| | 1 | 《L508 AT Command User Guide》 | | 2 | 《L508_SPEC.docx》 | | 3 | 《L508EVBUserManual》 | | 4 | 《L508 Schematic checklist》 | | 5 | 《L508 Layout checklist》 | | 6 | 《L508_Reference Design.pdf》 | | 7 | 《L508_DECAL.sch》 | | 8 | 《L508_DECAL.PCB》 | ### 1.4 Terms and Abbreviations Table 2 is the Document relative Terms and Abbreviations Table 2 Terms and Abbreviation | Abbreviation | Descriptions | | | | | |--------------|---------------------------------------------|--|--|--|--| | ESD | Electro-Static discharge | | | | | | USB | Universal Serial Bus | | | | | | UART | Universal Asynchronous Receiver Transmitter | | | | | | SDCC | Secure Digital Card Controller | | | | | | USIM | Universal Subscriber Identification Module | | | | | | SPI | Serial Peripheral Interface | | | | | | I2C | Inter-Integrated Circuit | | | | | | PCM | Pulse-coded Modulation | | | | | | I/O | Input/output | | | | | | ADC | Analog digital convert | | | | | | LED | Light Emitting Diode | | | | |-------|-------------------------------------------|--|--|--| | GPIO | General-purpose Input/Output | | | | | GSM | Global Standard for Mobile Communications | | | | | GPRS | General Packet Radio Service | | | | | CDMA | Code Division Multiple Access | | | | | WCDMA | Wideband Code Division Multi Access | | | | | UMTS | Universal Mobile Telecommunication System | | | | | HSDPA | High Speed Downlink Packet Access | | | | | HSUPA | High Speed Uplink Packet Access | | | | | AGPS | Assisted Global Positioning System | | | | | BER | Bit Error Rate | | | | | DL | Downlink | | | | | COEX | WLAM/LTE-ISM coexistence | | | | | SMPS | Switched-mode power supplies | | | | | LTE | Long Term Evolution | | | | | FDD | Frequency Division Duplexing | | | | | TDD | Time Division Duplexing | | | | ## 2 Product Overview This product is an LCC+LGA interface LTE (support to CAT4) wireless communication module, which supports data connection of TDD-LTE/FDD-LTEUMTS/HSDPA/HSPA+/GSM/GPRS/EDGE network. The external size of the module is 30mm×30mm, which can meet almost all M2M and IoT applications, including vehicle tracking, security systems, wireless POS, industrial PDA, intelligent metering, remote maintenance control and so on. #### 2.1 Main performance The following table describes the main performance parameters for L508 Table 3 key performance parameter | Performance | | Describe | | | | | | |-----------------------|--------------|--------------------------|------------------------------------------------------------|-----------|--------------|--|--| | Application processor | | 1.2GHz Cortex-A7 | | | | | | | Operating System | | L508E/L508LA/L508C: RTOS | | | | | | | | | L508TLC: LINUX | | | | | | | Supply Voltage | • | Supply Volta | Supply Voltage Range 3.4-4.2V, typical supply voltage 3.8V | | | | | | | Support Band | L508E | L508LA | L508C | L508TLC | | | | | | LSUGE | (N)* | (N)* | (N)* | | | | | GSM850 | | $\checkmark$ | | | | | | | GSM900 | $\checkmark$ | <b>√</b> | $\sqrt{}$ | $\sqrt{}$ | | | | Air interface | GSM1800 | $\checkmark$ | <b>√</b> | $\sqrt{}$ | $\sqrt{}$ | | | | | GSM1900 | | √ | | | | | | | WCDMA B1 | $\checkmark$ | √ | $\sqrt{}$ | $\checkmark$ | | | | | WCDMA B2 | | √ | | | | | | | WCDMA B4 | | √ | | | | | | | WCDMA B5 | $\checkmark$ | $\sqrt{}$ | | | | | | LTE-FDD B1 √ √ √ √ LTE-FDD B2 √ √ √ √ LTE-FDD B3 √ √ √ √ LTE-FDD B5 √ √ √ √ LTE-FDD B7 √ √ √ √ LTE-FDD B8 √ √ √ √ LTE-FDD B20 √ √ √ √ LTE-FDD B28 √ √ √ √ LTE-FDD B38 √ √ √ √ LTE-TDD B39 √ √ √ √ LTE-TDD B40 √ √ √ √ LTE-TDD B41 √ √ √ √ Category CAT4 CAT4 CAT4 CAT4 CAT4 CAT4 CAT4 CAT4 CAT4 LTE-FDD Characteristic Uplink up 50Mbps: Downlink up 150Mbps Downlink up 21Mbps LTE-FDD Characteristic WCDMA-HSPA+: Uplink up 5.76Mbps: Downlink up 21Mbps | | WCDMA B8 | $\sqrt{}$ | $\sqrt{}$ | | $\checkmark$ | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------------|---------------------------------------------------------|-------------|-------------|----------------|-----------------|--| | LTE-FDD B3 | | LTE-FDD B1 | $\checkmark$ | $\sqrt{}$ | $\sqrt{}$ | $\checkmark$ | | | | LTE-FDD B4 | | LTE-FDD B2 | | $\sqrt{}$ | | | | | | LTE-FDD B5 √ √ √ √ √ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ <td< th=""><th></th><th>LTE-FDD B3</th><th><math>\sqrt{}</math></th><th><math>\sqrt{}</math></th><th></th><th><math>\checkmark</math></th><th></th></td<> | | LTE-FDD B3 | $\sqrt{}$ | $\sqrt{}$ | | $\checkmark$ | | | | LTE-FDD B7 | | LTE-FDD B4 | | $\sqrt{}$ | | | | | | LTE-FDD B8 √ √ √ √ √ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ ✓ <td< th=""><th></th><th>LTE-FDD B5</th><th><math>\sqrt{}</math></th><th><math>\sqrt{}</math></th><th><math>\sqrt{}</math></th><th><math>\checkmark</math></th><th></th></td<> | | LTE-FDD B5 | $\sqrt{}$ | $\sqrt{}$ | $\sqrt{}$ | $\checkmark$ | | | | LTE-FDD B28 | | LTE-FDD B7 | $\sqrt{}$ | $\sqrt{}$ | | | | | | LTE-FDD B28 | | LTE-FDD B8 | √ | $\sqrt{}$ | √ | $\checkmark$ | | | | LTE-FDD B66 LTE-TDD B34 LTE-TDD B38 ↓ LTE-TDD B39 LTE-TDD B40 ↓ LTE-TDD B41 ↓ Category CAT4 CAT4 CAT4 CAT4 CAT4 GNSS ↓ Uplink up 50Mbps; Downlink up 150Mbps LTE-FDD Characteristic Uplink up 50Mbps; Downlink up 150Mbps; Downlink up 21Mbps UMTS Characteristic UMTS Characteristic Downlink/Uplink: Downlink up 384Kbps; Uplink up 384Kbps GSM Characteristic EDGE Class 33: Uplink up 85.6Kbps; Downlink up 107Kbps UNSB | | LTE-FDD B20 | $\checkmark$ | | | | | | | LTE-TDD B38 | | LTE-FDD B28 | $\checkmark$ | $\sqrt{}$ | | | | | | LTE-TDD B38 | | LTE-FDD B66 | | $\sqrt{}$ | | | | | | LTE-TDD B39 | | LTE-TDD B34 | | | V | $\checkmark$ | | | | LTE-TDD B40 | | LTE-TDD B38 | √ | | √ | $\checkmark$ | | | | LTE-TDD B41 | | LTE-TDD B39 | | | √ | $\checkmark$ | | | | Category CAT4 CAT4 CAT4 CAT4 GNSS Uplink up 50Mbps; Downlink up 150Mbps HSPA+ Characteristic Uplink up 50Mbps; Downlink up 150Mbps WCDMA-HSPA+: Uplink up 5.76Mbps; Downlink up 21Mbps UMTS Characteristic Downlink/Uplink: Downlink up 384Kbps; Uplink up 384Kbps EDGE Class 33: Uplink up 236.8Kbps; Downlink up 296Kbps GPRS Class 33: Uplink up 85.6Kbps; Downlink up 107Kbps Support USB 2.0 high speed mode, Data transfer rate has a | | LTE-TDD B40 | √ | $\sqrt{}$ | √ | $\checkmark$ | | | | GNSS Uplink up 50Mbps; Downlink up 150Mbps HSPA+ Characteristic WCDMA-HSPA+: Uplink up 5.76Mbps; Downlink up 21Mbps UMTS Characteristic Downlink/Uplink: Downlink up 384Kbps; Uplink up 384Kbps EDGE Class 33: Uplink up 236.8Kbps; Downlink up 296Kbps GPRS Class 33: Uplink up 85.6Kbps; Downlink up 107Kbps Support USB 2.0 high speed mode, Data transfer rate has a | | LTE-TDD B41 | $\checkmark$ | | V | $\checkmark$ | | | | LTE-FDD Characteristic Uplink up 50Mbps; Downlink up 150Mbps HSPA+ Characteristic WCDMA-HSPA+: Uplink up 5.76Mbps; Downlink up 21Mbps UMTS Characteristic Downlink/Uplink: Downlink up 384Kbps; Uplink up 384Kbps EDGE Class 33: Uplink up 236.8Kbps; Downlink up 296Kbps GPRS Class 33: Uplink up 85.6Kbps; Downlink up 107Kbps Support USB 2.0 high speed mode, Data transfer rate has a | | Category | CAT4 | CAT4 | CAT4 | CAT4 | | | | HSPA+ Characteristic WCDMA-HSPA+: Uplink up 5.76Mbps; Downlink up 21Mbps Downlink/Uplink: Downlink up 384Kbps; Uplink up 384Kbps EDGE Class 33: Uplink up 236.8Kbps; Downlink up 296Kbps GPRS Class 33: Uplink up 85.6Kbps; Downlink up 107Kbps Support USB 2.0 high speed mode, Data transfer rate has a | | GNSS | | $\sqrt{}$ | √ | $\checkmark$ | | | | UMTS Characteristic Downlink/Uplink: Downlink up 384Kbps; Uplink up 384Kbps EDGE Class 33: Uplink up 236.8Kbps; Downlink up 296Kbps GPRS Class 33: Uplink up 85.6Kbps; Downlink up 107Kbps Support USB 2.0 high speed mode, Data transfer rate has a | LTE-FDD Char | racteristic | Uplink up 50Mbps; Downlink up 150Mbps | | | | | | | GSM Characteristic EDGE Class 33: Uplink up 236.8Kbps; Downlink up 296Kbps GPRS Class 33: Uplink up 85.6Kbps; Downlink up 107Kbps Support USB 2.0 high speed mode, Data transfer rate has a | HSPA+ Charac | cteristic | WCDMA-HSPA+: Uplink up 5.76Mbps; Downlink up 21Mbps | | | | | | | GSM Characteristic GPRS Class 33: Uplink up 85.6Kbps; Downlink up 107Kbps Support USB 2.0 high speed mode, Data transfer rate has a USB | UMTS Characteristic | | Downlink/Uplink: Downlink up 384Kbps; Uplink up 384Kbps | | | | | | | GPRS Class 33: Uplink up 85.6Kbps; Downlink up 107Kbps Support USB 2.0 high speed mode, Data transfer rate has a USB | GSM Characteristic | | EDGE Class 33: Uplink up 236.8Kbps; Downlink up 296Kbps | | | | | | | USB | GOIVI GHAFACIERSIIC | | GPRS Class | 33: Uplin | k up 85.6Kb | ps; Downlink u | ip 107Kbps | | | maximum of 480m bps and support OTG | USB | | | | | | sfer rate has a | | | SIM*1 Support dual voltage(1.8/3.0V),support hot swap function | SIM*1 | | Support dua | l voltage ( | 1.8/3.0V), | support hot sw | ap function | | | SPI*1 | general purpose SPI communications and LCD support | | | | | | |----------|--------------------------------------------------------------------|----------------|--|--|--|--| | | MMC SDIO interface, support SD, MMC, SDIO, CE-ATA Card | | | | | | | SDIO*2 | Support 1.8/3.0V interface | | | | | | | 0510 2 | WIFI SDIO interface, support SDIO2.0&3.0 standard | | | | | | | | Support 1.8V interface | | | | | | | PCle | Supports PCIE Gen 1 mode for V | VIFI interface | | | | | | 1 Ole | Max Speed: PCle Gen 1 (2.5Gbp | os raw rate) | | | | | | Ethernet | Supports 10/100Mbps working m | ode | | | | | | Lucinet | Support 1.8/3.3V interface | | | | | | | | UART1 supports 7-wire interface | s | | | | | | UART*3 | UART2 support 2-wire interface | | | | | | | | AP_UART, used for software log | | | | | | | | Maximum rat 3.3Mbps | | | | | | | I2C*1 | I2C signal for open drain output, pull-up resistor in the internal | | | | | | | | integration | | | | | | | | Integrated high quality audio codec and audio front end | | | | | | | Audio | MIC*1 | | | | | | | | EAR*1 | | | | | | | | The PCM signal can be reused as an I2S signal. The PCM | | | | | | | | corresponds to the I2S signal as | follows: | | | | | | D014*4 | I2S Function | PCM Function | | | | | | PCM*1 | 12S_WS | PCM_SYNC | | | | | | | I2S_DIN | PCM_DIN | | | | | | | I2S_DOUT | PCM_DOUT | | | | | | | I2S_CLK | PCM_CLK | | | | | | ADC*2 | L508E/L508TLC: Resolution 12 bits, voltage detection range 0-1.3 | | | | | | | ADC*2 | V | | | | | | | | L508LA/L508C: Voltage detection range 0-1.8 V, temperature drift | |--------------------------|------------------------------------------------------------------| | | is large, precision requirements are not high can be used | | Antenna interface | Main Antenna, Diversity antenna, GNSS antenna | | | Dimensions | | Physical characteristics | L508E/L508LA/L508C: 30mm*30mm*2.5mm | | | L508TLC: 30mm*30mm*2.7mm | | Physical characteristics | Encapsulation: LCC+LGA | Note: Some hardware features integrated in L508 devices must be enabled through software. For information about performance features or limitations based on software, see the latest software release notes. (N) indicates GNSS function. For example, L508CN indicates that the module has GNSS function, while L508C does not. GNSS function will occupy UART2 signal, and UART2 cannot be used when GPS function is available. ### 2.2 Functional Block Diagram Figure 1 L508E Functional Block Diagram Figure 2 L508LA Functional Block Diagram Figure 3 L508LA Functional Block Diagram #### 2.2.1 Introduction to baseband function L508 baseband mainly includes the following signal groups: USB Interface, USIM interface, I2C interface, SDIO interface, RMII interface, PCIe interface, UART interface, ADC interface, multiple programmable general input and output, PCM digital audio interface, module boot, module control signal, power and ground. #### 2.2.2 Introduction to radio frequency function The working frequency range of the transceiver of this module is shown in Table 4. Table 4 working frequency band | Working band | Uplink band (Uplink) | Downlink band (Downlink) | |--------------|----------------------|--------------------------| | GSM850 | 824 MHz ~849MHz | 869 MHz ~894MHz | | GSM900 | 890 MHz ~915MHz | 925 MHz ~960MHz | | GSM1800 | 1710 MHz ~1785MHz | 1805 MHz~1880MHz | | GSM1900 | 1850 MHz ~1910MHz | 1930 MHz~1990MHz | | UMTS850 | 824 MHz ~849MHz | 869MHz ~ 894 MHz | | UMTS900 | 890 MHz ~ 915MHz | 925 MHz ~ 960 MHz | | UMTS1900 | 1850 MHz ~1910 MHz | 1930 MHz ~ 1990 MHz | | UMTS2100 | 1920 MHz ~1980 MHz | 2110 MHz ~ 2170 MHz | | FDD_LTE B1 | 1920 MHz~1980 MHz | 2110 MHz~2170 MHz | | FDD_LTE B2 | 1850 MHz~1910 MHz | 1930 MHz~1990 MHz | | FDD_LTE B3 | 1710 MHz~1785 MHz | 1805 MHz~1880 MHz | | FDD_LTE B4 | 1710 MHz~1755 MHz | 2110 MHz~2155 MHz | | FDD_LTE B5 | 824 MHz ~ 849MHz | 869MHz ~ 894 MHz | | FDD_LTE B7 | 2500 MHz~2570 MHz | 2620 MHz~2690 MHz | | FDD_LTE B8 | 880 MHz~915 MHz | 925 MHz~960 MHz | | FDD_LTE B20 | 832 MHz~862 MHz | 791 MHz~821 MHz | | FDD_LTE B28 | 703MHz~748MHz | 758MHz~803 MHz | | LTE-TDD B34 | 2010 MHz~2025 MHz | 2010 MHz~2025 MHz | | LTE-TDD B38 | 2570 MHz~2620 MHz | 2570 MHz~2620 MHz | | LTE-TDD B39 | 1880 MHz~1920 MHz | 1880 MHz~1920 MHz | | LTE-TDD B40 | 2300 MHz~2400 MHz | 2300 MHz~2400 MHz | | LTE-TDD B41 | 2535 MHz~2675 MHz | 2535 MHz~2675 MHz | | GPS L1 BAND | 1574.4~1576.44 MHz | |-------------|---------------------| | GLONASS | 1598~1606 MHz | | BEIDOU B1 | 1559.05∼1563.14 MHz | Table 5 Conducted transmission power | Working band | Maximum power | Minimum Power | | |----------------------------|----------------|---------------|--| | UMTS850 | 24dBm +1/-3dB | <-50dBm | | | UMTS900 | 24dBm +1/-3dB | <-50dBm | | | UMTS1900 | 24dBm +1/-3dB | <-50dBm | | | UMTS2100 | 24dBm +1/-3dB | <-50dBm | | | GSM900 | 33dBm ±2dB | 5dBm ± 5dB | | | DCS1800 | 30dBm ±2dB | 0dBm ± 5dB | | | GSM900(8-PSK) | 27dBm ±3dB | 5dBm ± 5dB | | | DCS1800(8-PSK) | 26dBm +3/-4dB | 0dBm ± 5dB | | | FDD_LTE B1 | 23dBm +/-2.7dB | <-40dBm | | | FDD_LTE B2 | 23dBm +/-2.7dB | <-40dBm | | | FDD_LTE B3 | 23dBm +/-2.7dB | <-40dBm | | | FDD_LTE B4 | 23dBm +/-2.7dB | <-40dBm | | | FDD_LTE B5 | 23dBm +/-2.7dB | <-40dBm | | | FDD_LTE B7 | 23dBm +/-2.7dB | <-40dBm | | | FDD_LTE B8 | 23dBm +/-2.7dB | <-40dBm | | | FDD_LTE B20 | 23dBm +/-2.7dB | <-40dBm | | | FDD_LTE B28 | 23dBm +/-2.7dB | <-40dBm | | | TDD_LTE B34 | 23dBm +/-2.7dB | <-40dBm | | | TDD_LTE B38 | 23dBm +/-2.7dB | <-40dBm | | | TDD_LTE B39 23dBm +/-2.7dB | | <-40dBm | | | TDD_LTE B40 | 23dBm +/-2.7dB | <-40dBm | | TDD\_LTE B41 23dBm +/-2.7dB <-40dBm Table 6 Conducted reception sensitivity | Working band | Receiving sensitivity (Typical) | Receiving sensitivity (MAX) | |--------------|---------------------------------|-----------------------------| | WCDMA B1 | < -109dBm | 3GPP | | WCDMA B4 | < -109dBm | 3GPP | | WCDMA B5 | < -109dBm | 3GPP | | WCDMA B5 | < -109dBm | 3GPP | | WCDMA B8 | < -109dBm | 3GPP | | GSM900 | < -109dBm | 3GPP | | DCS1800 | < -108dBm | 3GPP | Table 7 Reference sensitivity (QPSK) | Bandwidth | | | | | | | | |-----------------------|---------|-------|-------|--------|--------|--------|----------------| | E-UTRA Frequency band | 1.4 MHz | 3 MHz | 5 MHz | 10 MHz | 15 MHz | 20 MHz | Duplex<br>mode | | 1 | | | TBD | TBD | TBD | TBD | FDD | | 3 | TBD | TBD | TBD | TBD | TBD | TBD | FDD | | 5 | | | TBD | TBD | TBD | TBD | FDD | | 7 | | | TBD | TBD | TBD | TBD | FDD | | 8 | TBD | TBD | TBD | TBD | | | FDD | | 20 | | | TBD | TBD | TBD | TBD | FDD | | 28 | TBD | TBD | TBD | TBD | TBD | TBD | TDD | | 38 | TBD | TBD | TBD | TBD | TBD | TBD | TDD | | 40 | TBD | TBD | TBD | TBD | TBD | TBD | TDD | | 41 | TBD | TBD | TBD | TBD | TBD | TBD | TDD | ## 3 Mechanical Dimensions This module is 135-PIN LCC+LGA packaging module. The package size is 30\*30mm. The Pin 1 position is identified by a ground pad with a triangle at the bottom. #### 3.1 Mechanical Dimensions of Module Figure 4 Top, Bottom, Sides Dimensions (Unit: mm) #### 3.2 Recommended Footprint The recommended soldering pads are as follows, which can also be obtained directly from our company. Figure 5 Recommended Footprint (Unit: mm) #### 3.3 View of the Module Figure 6 View of the Module ## 4 Interface description #### 4.1 Pin Definition #### 4.1.1 Pin I/O parameter definition The I/O parameter definition for this product is shown in Table 8. Table 8 I/O parameter definitions | Pin attribute symbol | Description | |----------------------|-----------------------------------------------------------------------------| | PI | Power input | | PO | Power output | | Al | Analog input | | AO | Analog output | | В | Digital Signal input/output | | DI | Digital input | | DO | Digital signal output | | USIM_VDD | SIM card power | | RMII_LDO | RMII interface power | | B_PD | Digital bidirectional. Default level pull down during system initialization | | B_PU | Digital bidirectional. Default level pull up during system initialization | | GND | Ground | #### 4.1.2 Pin Layout All functions of L508 are completed by 135-PIN, please refer to the PIN definition below. The sequence definition of the interface pins of this product is shown in the following figure: ## L508 TOP Figure 7 pin configuration (top view) #### 4.1.3 Pin Description Table 9 interface definitions | Pin<br>No. | Pin Name | I/O | Voltage domain | Functional description | |------------|----------|-----|----------------|------------------------| | 1 | GND | | | Ground | | 2 | GND | | | Ground | | |----|------------|--------|---------|----------------------------------------------|--| | 3 | EXTON1N | Al | VBAT | Power-on trigger, level trigger (active low) | | | 4 | RESET | DI | 1.8V | reset input. Active low | | | 5 | GND | | | Ground | | | 6 | CDI CLV | DO | 1.8V | SPI clock | | | 0 | SPI_CLK | B_PD | 1.00 | Configurable I/O | | | 7 | SPI_MISO | DI | 1.8V | SPI input data | | | , | SPI_IVIISO | B_PD | 1.00 | Configurable I/O | | | 8 | SPI MOSI | DO | 1.8V | SPI output data | | | 0 | 3PI_IVIOSI | B_PD | 1.00 | Configurable I/O | | | 9 | SPI CS | DO | 1.8V | SPI chip select | | | 9 | 3PI_C3 | B_PD | | Configurable I/O | | | 10 | GND | | | Ground | | | 11 | USB_VBUS | PI | VBUS | USB Power input | | | 12 | USB_DN | AI, AO | 3.3V | USB high-speed data - minus | | | 13 | USB_DP | AI, AO | 3.3V | USB high-speed data - plus | | | 14 | GND | | | Ground | | | 15 | VDD1V8 | РО | | LDO for 1/O | | | 16 | USB_ID | DI | 1.8V | USB high-speed data - ID | | | 17 | USIM_DATA | В | 1.8V/3V | SIM data line | | | 18 | USIM_RST | DO | 1.8V/3V | SIM reset control | | | 19 | USIM_CLK | DO | 1.8V/3V | SIM clock | | | 20 | USIM_VDD | РО | 1.8V/3V | LDO output for SIM card power | | | 21 | MMC_CMD | DO | 1.8V/3V | Secure digital controller 1command | | | 22 | MMC_DATA0 | В | 1.8V/3V | Secure digital controller 1 data bit 0 | | | 23 | MMC_DATA1 | В | 1.8V/3V | Secure digital controller 1 data bit 1 | | | 24 | MMC_DATA2 | В | 1.8V/3V | Secure digital controller 1 data bit 2 | |-----|--------------|----------|---------|-----------------------------------------------------| | 25 | MMC_DATA3 | В | 1.8V/3V | Secure digital controller 1 data bit 3 | | 26 | MMC_CLK | DO | 1.8V/3V | Secure digital controller 1 clock | | 27 | MICN | Al | | Microphone negative input | | 28 | GPIO_21 | B_PU | 1.8V | Configurable I/O | | 29 | MICP | Al | | Microphone1 positive input | | | | B_PU | | Configurable I/O | | 30 | WLAN_PDN | DO | 1.8V | WLAN chip enable | | | | DI | | RGMII Receive Data 2 | | 31 | RECN | AO | | Receiver negative output | | 32 | RECP | АО | | Receiver positive output | | 33 | RESERVED | | | Reserved for other purposes, Keep it open | | 34 | VDD1V8 | РО | | LDO output, default voltage is 1.8V | | 35 | 32K_OUT | DO | 1.8V | 32K clock output | | 36 | RESERVED | | | Reserved for other purposes, Keep it open | | 37 | GND | | | Ground | | 38 | VBAT_BB | PI | | Module baseband main power | | 39 | VBAT_BB | PI | | Module baseband main power | | 40 | GND | | | Ground | | 41 | GND | | | Ground | | 42 | WLAN_DCDC_EN | B_PD | 1.8V | Configurable I/O | | 42 | WLAN_DCDC_EN | DO | 1.0 V | WLAN external power enable | | 43 | GND | | | Ground | | 44 | SD_LDO | )_LDO PO | 3.0V | LDO output for SD card power, default voltage is | | 74 | | | | 3.0V | | 45# | GPIO_20 | B_PD | 1.8V | Configurable I/O, can't pull it up when you boot on | | 46# | ADC2 | Al | | L508E: Voltage detection range:0-1.3V L508LA: Voltage detection range:0-1.8V. Accurate is affected by temperature, can be used when requirements are not high | | |-----|-------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 47# | ADC1 | Al | | L508E: Voltage detection range:0-1.3V L508LA: Voltage detection range:0-1.8V. Accuracy is affected by temperature, can be used when the requirements are not high | | | 48 | MMC_CD | DI | 1.8V | Secure digital card detection | | | | 07.710 | DO | | Module status identify: High level power on, low level power off. | | | 49 | STATUS | B_PD | 1.8V | Configurable I/O | | | | | DO | | RGMII Transmit data 2 | | | | | | | Interrupt wake up module | | | 50 | WAKEUP_IN | B_PD | 1.8V | Configurable I/O | | | | | DO | | RGMII Transmit clock | | | | | | | Identify the system network status | | | 51 | NETLIGHT | B_PD | 1.8V | Configurable I/O | | | | | DO | | RGMII Transmit data 3 | | | 52 | WAKEUP_OUT | DO | 1.8V | Module external wake up MCU | | | 52 | WARLOI _OOT | B_PU | 1.0 V | Configurable I/O | | | 53 | USIM_CD | B_PU | 1.8V | USIM hot-plug detection (default valid low) | | | | | DI | | The input signal, used to control the system into | | | 54 | FLIGHTMODE | | 1.8V | flight mode, L: flight mode; H: normal mode | | | | | B_PU | | Configurable I/O | | | 55 | I2C_SCL | DO | 1.8V | I2C clock, Internal 4.7K pull up | | | | | B_PU | | Configurable I/O | | | 50 | 100, 004 | B_PU | 4.0\/ | I2C data, Internal 4.7K pull up | | | |----|-----------|------|-------|---------------------------------------------|--|--| | 56 | I2C_SDA | B_PU | 1.8V | Configurable I/O | | | | 57 | GND | | | Ground | | | | 58 | GND | | | Ground | | | | 59 | ANT_DRX | Al | | Diversity antenna | | | | 60 | GND | | | Ground | | | | 61 | GND | | | Ground | | | | 62 | VBAT_RF | PI | | Module RF main power | | | | 63 | VBAT_RF | PI | | Module RF main power | | | | 64 | GND | | | Ground | | | | 65 | GND | | | Ground | | | | 00 | LIADT DTO | DO | | Request to Send | | | | 66 | UART_RTS | B_PU | 1.8V | Configurable I/O | | | | 07 | LIADT OTO | DI | | Clear to send | | | | 67 | UART_CTS | B_PU | 1.8V | Configurable I/O | | | | | | DI | 1.8V | Receive data, For AT command and data | | | | 68 | UART_RX | | | transmission. | | | | | | B_PU | | Configurable I/O | | | | 69 | UART_RI | DO | 1.8V | Ring indicator | | | | | | B_PU | | Configurable I/O | | | | 70 | UART_DCD | DO | 1.8V | Data carrier detect | | | | 70 | OAKI_DOD | B_PU | 1.0 V | Configurable I/O | | | | | | DO | 1.8V | Send data, For AT command and data | | | | 71 | UART_TX | | | transmission. | | | | | | B_PU | | Configurable I/O | | | | 72 | UART_DTR | DI | 1.8V | Data terminal ready (Control module wake or | | | | | | | | sleep) | |-----|----------|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | B_PU | | Configurable I/O | | | PCM_OUT | B_PD | 1.8V | PCM output data | | 73 | | DO | | SPI output data | | | | DI | | UART2 clear to send | | | | B_PD | | PCM input data | | 74 | PCM_IN | DI | 1.8V | SPI input data | | | | DI | | UART2 request to Send | | | | B_PD | | PCM synchronization signal | | 75 | PCM_SYNC | DO | 1.8V | SPI chip select | | | | DO | | SPI output data UART2 clear to send PCM input data SPI input data UART2 request to Send PCM synchronization signal SPI chip select UART2 transmit data PCM clock SPI clock UART2 receive data Ground Ground L508E: Keep it open L508LA: GNSS antenna Ground Module main antenna Reserved for other purposes, Keep it open Configurable I/O | | | | B_PD | | PCM clock | | 76 | PCM_CLK | DO | 1.8V | SPI clock | | | | DI | | UART2 receive data | | 77 | GND | | | Ground | | 78 | GND | | | Ground | | 79# | GNSS_ANT | | | L508E: Keep it open | | 19# | GN33_ANT | | | PCM input data SPI input data UART2 request to Send PCM synchronization signal SPI chip select UART2 transmit data PCM clock SPI clock UART2 receive data Ground Ground L508E: Keep it open L508LA: GNSS antenna Ground Module main antenna Reserved for other purposes, Keep it open | | 80 | GND | | | Ground | | 81 | GND | | | Ground | | 82 | ANT_MAIN | AI, AO | | Module main antenna | | 83 | RESERVED | | | Reserved for other purposes, Keep it open | | 84 | GPIO_05 | B_PU | 1.8V | Configurable I/O | | 0.7 | 0.10_00 | DI | 1.0 V | RGMII Receive Data 3 | | 85 | DL_KEY | DI | | USB Download enable | | 86 | PWRKEY | Al | VBAT | Input pad generally connected to a keypad | | | | | | power-on Button. Active low | |-----|--------------|------|--------------|-------------------------------------------| | 87 | RESERVED | | | Reserved for other purposes, Keep it open | | | | | L | GA PIN | | 88 | GND | | | Ground pad for heat dissipation | | 89 | GND | | | Ground pad for heat dissipation | | 90 | GND | | | Ground pad for heat dissipation | | 91 | GND | | | Ground pad for heat dissipation | | 92 | GND | | | Ground pad for heat dissipation | | 93 | GND | | | Ground pad for heat dissipation | | 94 | GND | | | Ground pad for heat dissipation | | 95 | GND | | | Ground pad for heat dissipation | | 96 | GND | | | Ground pad for heat dissipation | | 97 | GND | | | Ground pad for heat dissipation | | 98 | GND | | | Ground pad for heat dissipation | | 99 | GND | | | Ground pad for heat dissipation | | 100 | RMII_RX_CTRL | B_PU | RMII_L<br>DO | Collision and Data Valid | | 101 | RMII_RXD0 | B_PU | RMII_L<br>DO | Receive Data 0 | | 102 | RMII_RXD1 | B_PU | RMII_L<br>DO | Receive Data 1 | | 103 | RMII_CLK | B_PU | RMII_L<br>DO | Reference clock | | 104 | RMII_TXD0 | B_PU | RMII_L<br>DO | Transmit data 0 | | 105 | RMII_TXD1 | B_PU | RMII_L<br>DO | Transmit data 1 | | 106 | RMII_TX_CTRL | B_PD | RMII_L<br>DO | Transmit enable | |-----|-----------------|------|--------------|-------------------------------------------| | 107 | RMII_INT | B_PU | RMII_L<br>DO | RMII interrupt output | | 108 | RMII_LDO | PI | | RMII power input (1.8/3.3V) | | 109 | RMII_MDC | B_PD | RMII_L<br>DO | Management clock | | 110 | RMII_MDIO | B_PU | RMII_L<br>DO | Management data I/O | | 111 | RESERVED | | | Reserved for other purposes, Keep it open | | 110 | LOD DIV EN | DO | 4.0\/ | PWM Signal, can be used for backlight | | 112 | LCD_BK_EN | B_PD | 1.8V | Configurable I/O | | 113 | WIFI_CLK_26M | АО | 1.8V | 26M clock output | | 114 | | DO | 1.8V | UART2 transmit data | | # | UART2_TX | B_PU | 1.0 V | Configurable I/O | | 115 | UART2 RX | DI | 1.8V | UART2 receive data | | # | UARTZ_RX | B_PU | 1.0 V | Configurable I/O | | 116 | WLAN_CLK_REQ | DI | 1.8V | WLAN clock request | | 110 | WLAN_CLK_REQ | B_PD | 1.0 V | Configurable I/O | | 117 | WLAN_DAT1 | B_PU | 1.8V | Secure digital controller 2 data bit 1 | | 118 | WLAN_DAT2 | B_PU | 1.8V | Secure digital controller 2 data bit 2 | | 119 | WLAN_CMD | B_PU | 1.8V | Secure digital controller 2command | | 120 | WLAN_DAT3 | B_PU | 1.8V | Secure digital controller 2 data bit 3 | | 121 | WLAN_DAT0 | B_PU | 1.8V | Secure digital controller 2 data bit 0 | | 122 | WLAN_CLK | B_PU | 1.8V | Secure digital controller 2 clock | | 123 | WLAN_WAKE_H OST | B_PU | 1.8V | WLAN interrupt wake up module | | 124 | PCIE_TXP | AIO | 0.9V | Differential transmit data signal positive | |-----|---------------|------|------|----------------------------------------------| | 125 | PCIE_TXN | AIO | 0.9V | Differential transmit data signal negative | | 126 | PCIE_RXP | AIO | 0.9V | Differential receive data signal positive | | 127 | PCIE_RXN | AIO | 0.9V | Differential receive data signal negative | | 128 | PCIE_REFCLK_P | AIO | 0.9V | Reference clock signal positive | | 129 | PCIE_REFCLK_N | AIO | 0.9V | Reference clock signal negative | | 130 | AP_UART_RXD | B_PU | 1.8V | Software LOG output | | 131 | AP_UART_TXD | B_PU | 1.8V | Software LOG output | | 132 | RESERVED | | | Reserved for other purposes, Keep it open | | 133 | RESERVED | | | Reserved for other purposes, Keep it open | | 134 | RESERVED | РО | | Reserved for other purposes, Keep it open | | 135 | VAON | РО | | VRTC power, can be used for GPS backup power | Note: 1, 45PIN, GPIO\_20 cannot be pulled up when boot on, which will make the SD card unusable; - 2, 46PIN, 47PIN are ADC channel. L508E/L508TLC, Voltage detection range:0-1.3V; L508LA/L508C, Voltage detection range:0-1.8V. L508LA/L508C Accuracy is affected by temperature, can be used when the requirements are not high; - 3, 79PIN, L508E no GNSS function, 79PIN can be open processing, 79PIN is GNSS antenna in L508LA/L508C/L508TLC; - 4, 114PIN, 115PIN, UART2 signal is used in GNSS function, UART2 can not used when L508LA/L508C/L508TLC has GNSS function; ## 4.2 Operating conditions Table 10 operating conditions of module | Description | Functional description | Min | Тур | Max | Unit | |-------------|------------------------|-----|-----|-----|------| | USB_VBUS | USB power detect | 3.5 | 5 | 5.5 | V | | VBAT | Module main power | 3.4 | 3.8 | 4.2 | V | #### 4.3 Digital logic characteristics Table 11 Digital I/O characteristics (VDD=1.8V) | Symbols | Description | Min | Тур | Max | Unit | |---------|---------------------------|---------|-----|----------|------| | VIH | High-level input voltage | 0.7*VDD | VDD | VDD+0.2 | ٧ | | VIL | Low-level input voltage | -0.3 | 0 | 0.3* VDD | ٧ | | VOH | High-level output voltage | VDD-0.2 | - | VDD | ٧ | | VOL | Low-level output voltage | 0 | 0 | 0.2 | ٧ | Note: 1. VDD1V8, USIM (voltage 1.8V), RMII (voltage 1.8V), MMC\_SD (1.8V) meet the above characteristics. 2. The internal power supply of I2C, PCM, GPIOS and UART is VDD1V8. Table 12 Digital I/O characteristics (VDD=3V/3.3V) | Symbols | Description | Min | Тур | Max | Unit | |---------|---------------------------|------|-----|---------|------| | VIH | High-level input voltage | 2 | VDD | VDD+0.3 | V | | VIL | Low-level input voltage | -0.3 | 0 | 0.8 | V | | VOH | High-level output voltage | 2.4 | - | VDD | V | | VOL | Low-level output voltage | 0 | 0 | 0.4 | ٧ | Note: 1. USIM (voltage 3.0V), RMII (voltage 3.3V), MMC\_SD (3.0V) meet the above characteristics. 2. USIM\_CD, MMC1\_CD do not support dual voltage, their digital level is 1.8V. ### 4.4 Power interface ### 4.4.1 Power pin description The L508 offers 2 VBAT\_BB pins and 2 VBAT\_RF pins. VBAT\_BB pin is used to supply power to the baseband part and 2G RF PA of the module. VBAT\_RF pin is used to supply power to the 3G+4G RF PA inside the module. The power supply voltage input range of L508 is 3.4V~4.2V, and the recommended value is 3.8V. The performance of VBAT power supply, such as load capacity, ripple size and so on, will directly affect the performance and stability of the module. In the limit case, the module current consumption may reach the instantaneous peak value of about 2A, and there will be voltage sag if the power supply capacity is insufficient. If the voltage drops below 2.7V, the module will be powered down and shut down. Therefore, the user should pay special attention to the design of the power supply part in the design: ensure that even when the module current reaches 2A, the voltage of the VBAT fall behind cannot be lower than 2.7V. If the voltage drops below 2.7V, the module will power down and shut down. The following are the power supply characteristics of the module during normal operation: Table 13 definition and description of power supply | Pin No. Pin Name | Din Nama | Eunational description | DC Characteristics (V) | | | | |------------------|------------|----------------------------|------------------------|-----|-----|--| | | Pin Name | Functional description | Min | Тур | Max | | | 38,39 | VBAT_BB | Module baseband main power | 3.4 | 3.8 | 4.2 | | | 62,63 | VBAT_RF | Module RF main power | 3.4 | 3.8 | 4.2 | | | IVBAT(peak) | Module GPF | RS, EDGE mode peak current | - | TBD | - | | | IVBAT(peak) | Module CAT | -4 mode peak current | - | TBD | - | | ### 4.4.2 Power requirement VBAT\_RF drive baseband and RF PA chip respectively, in order to ensure VBAT\_BB, VBAT\_RF voltage does not drop below 2.7V, near module, suggested to parallel a 100 uf tantalum capacitance, low ESR and 100nF, 33nF and 10nF filter capacitance, and suggested PCB go line short and wide enough, as far as possible in order to reduce the equivalent impedance of VBAT go line, to ensure maximum transmitted power, voltage is no voltage drop. It is recommended that VBAT\_BB PCB trace width should not be less than 2mm and VBAT\_RF PCB trace width should not be less than 1.5mm. And the longer the line, the wider the line width, the power supply part of the ground plane as complete as possible. In order to suppress the power fluctuation impact and ensure the stability of the output power supply, it is recommended to add a TVS tube with rated power above 0.5W at the front end of the power supply and place it near the VBAT end of the module to play the role of surge protection. The reference circuit is as follows: Figure 8 Power interface recommendation circuit Table 14 Power Zener diode recommended | 1 | On semi | MMSZ5231BT1G | 500mW | SOD123 | |---|---------|--------------|-------|--------| | 2 | Prisemi | PZ3D4V2H | 500mW | SOD323 | | 3 | Vishay | MMSZ4689-V | 500mW | SOD123 | | 4 | Crownpo | CDZ55C5V1SM | 500mW | 0805 | ### 4.4.3 Power Supply Design Guide If the voltage difference is not big, can use "power supply scheme". LDO requires over-current capacity of more than 2A, but because LDO is a linear buck, its transient response capacity is poor, and the front and rear terminals need to be equipped with a large amount of capacitance, to prevent GSM high-power transmission when the voltage fluctuation is too large, may lead to reset or shutdown. Output voltage to be controlled at 3.8V. Figure 9 Recommended LDO power supply circuit If the voltage difference is large, it is recommended to use DC/DC, the output current requirements of more than 2A, such as figure 4-5 using DC switching power supply, supplemented by a large capacity (more than 330 UF), to ensure the normal operation of RF PA (power amplifier), provides sufficient transient current in GSM Burst mode. The advantage of the reference design is that it can provide better transient current response, meet the working requirement of the module under the weak signal of 2G, and prevent the network drop or port restart caused by power shortage. Figure 10 Recommended DC/DC power supply circuit ### 4.4.4 Charging circuit design reference The module has reserved the charging interface. If you want to realize the charging function, you can refer to the following charging circuit Table 15 Charging interface definition | Pin No. | Pin Name | I/O | Functional description | |---------|----------|------|-----------------------------------------------------| | 11 | USB_VBUS | PI | USB power detect | | 15 | VDD1V8 | РО | LDO for I/O | | 45 | GPIO_20 | B_PD | Charging chip enable, active low | | 46 | ADC2 | Al | Battery NTC temperature detection | | 47 | ADC1 | Al | Battery voltage detection | | 84 | GPIO_05 | B_PU | Charging state detection | | 86 | EXTON1N | Al | Charging startup detection, charging module startup | Figure 11 Charging reference circuit # 4.5 USIM card interface ### 4.5.1 Pin Description The L508 module baseband processor integrates an ISO 7816-2 Compliant Sim card interface that supports and automatically detects 3.0 V and 1.8 V SIM cards, and the USIM card interface signal is shown as shown below. Table 16 SIM Card interface definition | Pin No. | Pin Name | Functional description | Further description | |-------------|-------------------------|-------------------------|---------------------------------------------| | 20 | USIM VDD | LDO output for SIM card | USIM card power supply, output by the | | | _ | power | module, support 1.8v/3v dual voltage range. | | 17 | USIM DATA SIM data line | | USIM card DATA signal, two-way signal, | | 17 USINI_DA | OSIN_DAIA | Silvi data lirie | supports 1.8V/3V dual voltage range. | | 10 | LICIM DOT | CIM report control | USIM card reset signal, output by the | |-------|-------------|-------------------------|---------------------------------------------| | 10 | 18 USIM_RST | SIM reset control | module, support 1.8v/3v dual voltage range. | | | | | USIM card clock signal, output by the | | 19 US | USIM_CLK | SIM clock | module, supports 1.8V/3V dual voltage | | | | | range. | | 53 | USIM_CD | USIM hot-plug detection | Only 1.8 v Range is supported. | Note: L508 SIM Card Channel Signals support dual-level mode, the module will automatically adapt to the type of External Sim card jump. #### 4.5.2 Electrical characteristics The USIM Card Signal Unit, on the line near the USIM card seat, please note the need to add ESD protection devices when designing. In order to meet the requirements of 3GPP TS 51.010-1 protocol and EMC certification, it is recommended that the seat of the USIM card should be placed near the interface of the module USIM card, so as to avoid the serious distortion of the waveform caused by the long line and the influence of the Signal integrity. USIM and USIM signal routing recommendations packet earth protection. A 100nF and a 33pF capacitor are connected in parallel between the GND and the SIM\_VDD. A 22pF capacitor is connected in parallel between the USIM, USIM, USIM and the GND to filter out interference from the RF signal. USIM, USIM, USIM series 22 resistance to enhance static protection. ### 4.5.3 USIM card interface application Figure 12 SIM Card Signal Connection Circuit Note: 1. The pull-up resistors on the USIM signal lines have been designed in the module without the need to add the pull-up resistors in the peripheral circuit design. 2. The L508 supports a hot-swap design, so if you don't need one, just leave the SIM empty. # 4.6 PCM interface # 4.6.1 Pin Description The L508 module provides a digital audio interface (PCM) to transmit digital voice signals as the PCM main device. The Pin signals are shown in the following table: Table 17 PCM signal interface definition | Pin No. | Pin Name | Functional description | |---------|----------|----------------------------| | 73 | PCM_OUT | PCM data output | | 74 | PCM_IN | PCM Data input | | 75 | PCM_SYNC | PCM synchronization signal | | 76 | PCM_CLK | PCM Data clock | # 4.6.2 PCM timing Figure 13 PCM timing Figure 14 Timing of external CODEC to module Figure 15 Timing of the external CODEC for the module ### 4.6.3 PCM interface application In use, L508 module can only be used as the main device, PCM\_SYNC, PCM\_CLK are used as the output pin, PCM\_SYNC output 8kHz synchronous signal, PCM Data support 8bit or 16bit Data format. And the CODEC connection from the device is shown below: Figure 16 PCM Application Circuit (L508 module as the main PCB device) Note: 1, when the PCM chip is connected, the electrical characteristics of the PCM interface should strictly refer to the range of high and low levels of digital signals. 2, the master clock of the PCM chip needs to be supplied by the External Crystal Oscillator, the specific design requirements can be obtained from our marketing department related documents. 3.NAU8814 is the default support for L508 as the PCM decoder chip. See L508 reference design for more details ### 4.7 USB2.0 interface ### 4.7.1 Pin Description The product has a high-speed USB2.0 interface, supporting low-speed, full-speed and high-speed mode, the main processor (AP) and the module between the main USB interface for data transmission. The interface definition of USB is given in Table 19. Table 18 USB interface definitions | Pin No. | Pin Name | Eupational description | DC Characteristics (V) | | | | |----------|-----------|-----------------------------|------------------------|------|------|--| | PIII NO. | Pili Name | Functional description | Min | Тур | Max | | | 11 | USB_VBUS | USB Power input | 3.5V | 5V | 5.5V | | | 12 | USB_DN | USB high-speed data - minus | - | - | - | | | 13 | USB_DP | USB high-speed data - plus | - | - | - | | | 16 | USB_ID | USB high-speed data - ID | | 1.8V | | | ### 4.7.2 USB interface application USB Bus is mainly used for data transmission, software upgrade, module program detection. If the USB circuit works in high speed mode, if the ESD design is needed, the junction capacitance value of ESD Protection Device<2PF must be satisfied, otherwise the large junction capacitance will cause waveform distortion and affect the bus communication. The differential impedance of the differential data line should be controlled at 90ohm±10%. The application is illustrated in the following figure: Figure 17 USB application circuit ### 4.8 UART interface ### 4.8.1 Pin Description The L508 module provides 2 serial communication interfaces, UART as a complete asynchronous communication interface, supports the signal control of Standard Modem handshake signal, and accords with RS-232 interface protocol, also support 4-wire serial bus interface or 2-wire serial bus interface mode, the module can be UART interface for serial communication and AT instruction input, etc. These UART ports support programmable data widths, programmable data stop bits, programmable parity bit, have separate TX and RX FIFOs. The depth of the TX FIFO is 64 bytes and the width is 8bits. The RX FIFO has a depth of 64 bytes and a width of 11bits Pin Signal definitions are shown in the following table. Table 19 UART interface definitions | Pin No. Pin Na | me I / O type | Functional description | |----------------|---------------|------------------------| |----------------|---------------|------------------------| | 66 | UART_RTS | DO | Request to Send | |------|----------|----|-----------------------------------------------------| | 67 | UART_CTS | DI | Clear to send | | 68 | UART_RX | DI | Receive data, For AT command and data transmission. | | 69 | UART_RI | DO | Ring indicator | | 70 | UART_DCD | DO | Data carrier detect | | 71 | UART_TX | DO | Send data, For AT command and data transmission. | | 72 | UART_DTR | DI | Data terminal ready (Control module wake or sleep) | | 114# | UART2_TX | DO | UART2 transmit data | | 115# | UART2_RX | DI | UART2 receive data | Note: UART2 signal can be used in GNSS function, UART2 can not be used for other purposes when L508LA/L508C/L508TLC has GNSS function. # 4.8.2 UART interface application The UART can be connected in full RS232 mode, 4-wire mode or 2-wire mode if it is used in communication between module and application processor and the level is 1.8V matching. Figure 18 Module serial port and AP application processor full function connection method Figure 19 Module serial port and application processor 4-wire connection Figure 20 Module serial port and AP application processor 2-wire connection Module interface level is 1.8 v, if the AP interface level does not match, it is recommended to add level conversion circuit. Figure 21 UART level transition connection diagram When the module communicates with PC, the RS232 level conversion circuit needs to be added between the module and PC because its serial port is 1.8V CMOS level. Recommended customers to use SN65C3238, for the application of the chip see chip specifications. The customer needs to ensure that the level converter chip is connected to the module with an i/o voltage of 1.8 v. Figure 22 UART to RS232 reference circuit # 4.9 SPI interface # 4.9.1 Pin Description L508 module provides two sets of SPI interface, as the main device, SPI signal frequency up to 52MHz, wherein 6-9 PIN can be displayed by SPI LCD. SPI interface signals are shown in the following table. Table 20 SPI interface definitions | Pin No. | Pin Name | I / O type | Functional description | |---------|----------|------------|------------------------| | 6 | SPI_CLK | DO | SPI clock | | 7 | SPI_MISO | DI | SPI input data | | 8 | SPI_MOSI | DO | SPI output data | | 9 | SPI_CS | DO | SPI chip select | | 73 | PCM_OUT | DO | SPI output data | | 74 | PCM_IN | DI | SPI input data | | 75 | PCM_SYNC | DO | SPI chip select | | 76 | PCM_CLK | DO | SPI clock | ### 4.9.2 SPI reference design The voltage range of SPI serial port is 1.8V. Figure 23 SPI connection diagram 1 Figure 24 SPI connection diagram 2 # 4.9.3 LCD reference design The L508's SPI signal supports both 4-wire 8bit and 3-wire 9bit LCD. The maximum resolution is dependent on the frame rate of the LCD, and the maximum frame rate supported by a 240×320 screen is about 18fps. Table 21 LCD interface definitions | Pin No. | Pin Name | I / O type | Functional description | |---------|-----------|------------|-------------------------| | 6 | SPI_CLK | DO | SPI clock | | 8 | SPI_MOSI | DO | SPI output data | | 9 | SPI_CS | DO | SPI chip select | | 70 | UART_DCD | DO | LCD reset signal | | 72 | UART_DTR | DO | LCD data/command (D/CX) | | 112 | LCD_BK_EN | DO | PWM for LCD backlight | Figure 25 LCD reference design # 4.10 I2C interface The control interface of I2C used to communicate with peripheral devices, SDA and SCL are two-way communication lines, running voltage is 1.8 v, high-speed mode transmission rate can reach 3.3Mbps, since the internal L508 has done the pull-up of I2C interface, so the external pull-up design is not needed. Table 22 I2C interface definitions | Pin No. | Pin Name | I / O type | Functional description | |---------|----------|------------|----------------------------------| | 55 | I2C_SCL | B_PU | I2C clock, Internal 4.7K pull up | | 56 | I2C_SDA | B_PU | I2C data, Internal 4.7K pull up | Figure 26 I2C design reference circuit Note: 1. Special software versions are required to support access to I2C. 2. L508 I2C only supports the HOST mode. # 4.11 Network light ### 4.11.1 Pin Description Table 23 NETLIGHT | Pin No. | Pin Name | I / O type | Functional description | |---------|----------|------------|----------------------------------| | 51 | NETLIGHT | DO | Network indicator switch control | ### 4.11.2 Interface application The L508 module has a pin to control the LED display and can be used as an indicator of network connection status. A status light indicates that different patterns of flashing indicate different network states. The pin uses a GPIO, with an external NPN transistor and an External VBAT to drive the LED directly. Drive current capability varies depending on the external NPN type. DTC143ZEBTL is recommended with a maximum drive current of 100 ma. Figure 4-22 is a reference circuit diagram. The state of the indicator light can be designed and controlled by the host computer through instructions. Table 24 NETLIGHT status | Net Status | Module working status | |---------------------|--------------------------------| | Always on | Searching Network/Call Connect | | 200ms ON, 200ms OFF | Data Transmit | | 800ms ON, 800ms OFF | Registered network | | OFF | Power off / Sleep | Figure 27 NETLIGHT reference circuit # 4.12 System Status Indication STATUS Pin is the status indicator PIN, when the STATUS is high, that the system boot is normal, when the STATUS is low, that the system abnormal or the system has been shut down. Table 25 STATUS | Pin No. | Pin Name | I / O type | Functional description | |---------|----------|------------|------------------------| | 49 | STATUS | DO | System Status Display | # 4.13 Flight Mode The FLIGHTMODE pin can be used to control the module to enter or exit flight mode. In flight mode, the internal RF circuitry of the L508 is turned off (this feature requires special software support). When the FLIGHTMODE PIN is low, the system goes into flight mode. Table 26 FLIGHTMODE | Pin No. | Pin Name | I / O type | Functional description | |---------|------------|------------|------------------------------| | 54 | FLIGHTMODE | DI | Flight Mode Control Terminal | Figure 28 FLIGHTMODE design schematic # 4.14 Forced USB download interface # 4.14.1 Pin Description The L508 can be configured to enter forced USB download mode by pulling up 85 PIN. Table 27 Forced download interface definitions | Pin No. | Pin Name | I / O type | Functional description | |---------|----------|------------|------------------------------------------------| | | | | Connect DL_KEY to VDD1V8 before boot on, | | 85 | DL_KEY | DI | then the system will enter USB forced download | | | | | mode | # 4.14.2 Forced USB download interface application Figure 29 L508 download reference circuit # 4.15 SD card interface # 4.15.1 Pin Description The module supports SD card with 4-bit data interface, or devices based on SDIO protocol. SD interface level can be adjusted at 1.8/3.0V. Table 28 SD card interface definitions | Pin No. Pin Name I / O type | Functional description | |-----------------------------|------------------------| |-----------------------------|------------------------| | 21 | MMC_CMD | DO | Secure digital controller 1 command | |----|--------------|----|--------------------------------------------------| | 22 | MMC_DATA0 | В | Secure digital controller 1 data bit 0 | | 23 | MMC_DATA1 | В | Secure digital controller 1 data bit 1 | | 24 | MMC_DATA2 | В | Secure digital controller 1 data bit 2 | | 25 | MMC_DATA3 | В | Secure digital controller 1 data bit 3 | | 26 | MMC_CLK | DO | Secure digital controller 1 clock | | 44 | SD LDO | PO | LDO output for SD card power, default voltage is | | 44 | 44 3D_LDO FO | 10 | 3.0V | | 48 | MMC_CD | DI | Secure digital card detection | ### 4.15.2 SD card reference design CMD, CLK, DATA0, DATA1, DATA2 and DATA3 are all high-speed signal lines. During PCB design, these signals need to be controlled by 50ohm impedance, and do not cross with other routes. The routes should be placed in the inner layer as far as possible. CLK, CMD, DATA0, DATA1, DATA2, DATA3 line equal length processing; CLK needs to be packaged separately. Figure 30 SD card reference design # 4.16 SDIO\_WIFI/EMMC interface The L508 module provides a set of SDIO2.0/3.0 interfaces to the WIFI/EMMC chip, the interface level of SDIO is only 1.8V. # 4.16.1 Pin Description Table 29 SDIO\_WIFI/EMMC interface definitions | Pin No. | Pin Name | I / O type | Functional description | |---------|----------------|------------|----------------------------------------| | 15、34 | VDD1V8 | РО | LDO for 1/O | | 30 | WLAN PDN | DO | WLAN chip enable | | 30 | WLAN_PDN | БО | RST_n, use to reset EMMC chip | | 42 | WLAN_DCDC_EN | DO | WLAN/EMMC external power enable | | 113 | WIFI_CLK_26M | AO | 26M clock output | | 116 | WLAN_CLK_REQ | DI | WLAN clock request | | 117 | WLAN_DAT1 | B_PU | Secure digital controller 2 data bit 1 | | 118 | WLAN_DAT2 | B_PU | Secure digital controller 2 data bit 2 | | 119 | WLAN_CMD | DO | Secure digital controller 2command | | 120 | WLAN_DAT3 | B_PU | Secure digital controller 2 data bit 3 | | 121 | WLAN_DAT0 | B_PU | Secure digital controller 2 data bit 0 | | 122 | WLAN_CLK | DO | Secure digital controller 2 clock | | 123 | WLAN_WAKE_HOST | DI | WLAN interrupt wake up module | # 4.16.2 SDIO reference design CMD, CLK, DATA0, DATA1, DATA2 and DATA3 are all high-speed signal lines. During PCB design, these signals need to be controlled by 50ohm impedance, and do not cross with other routes. The routes should be placed in the inner layer as far as possible. CLK, CMD, DATA0, DATA1, DATA2, DATA3 line equal length processing; CLK needs to be packaged separately. Table 30 SDIO routing length inside the module The length of routes outside the module should be considered the length of routes in the module. and the total length of routes should be equal. | Pin No. | Pin Name | Length (mm) | | | | |--------------|-----------|-------------|--|--|--| | L508E | | | | | | | 117 | WLAN_DAT1 | 14.81 | | | | | 118 | WLAN_DAT2 | 25.53 | | | | | 119 | WLAN_CMD | 23.87 | | | | | 120 | WLAN_DAT3 | 15.08 | | | | | 121 | WLAN_DAT0 | 12.31 | | | | | 122 | WLAN_CLK | 16.66 | | | | | L508LA/L508C | | | | | | | 117 | WLAN_DAT1 | 11.01 | | | | | 118 | WLAN_DAT2 | 28.36 | | | | | 119 | WLAN_CMD | 21.25 | | | | | 120 | WLAN_DAT3 | 20.76 | | | | | 121 | WLAN_DAT0 | 15.65 | | | | | 122 | WLAN_CLK | 14.12 | | | | | L508TLC | | | | | | | 117 | WLAN_DAT1 | 10.78 | | | | | 118 | WLAN_DAT2 | 21.39 | | | | | 119 | WLAN_CMD | 19.75 | | | | | 120 | WLAN_DAT3 | 17.28 | |-----|-----------|-------| | 121 | WLAN_DAT0 | 14.60 | | 122 | WLAN_CLK | 12.82 | Figure 31 SDIO\_WIFI reference design Figure 32 SDIO EMMC reference design # 4.17 PCIe interface The L508 module provides a RC interface (PCle Gen1 X1 Lane) to connect to WIFI chips or other peripherals. PCle Gen1 has a maximum transmission speed of 2.5Gbps. # 4.17.1 Pin Description Table 31 PCIe interface definitions | Pin No. | Pin Name | I / O type | Functional description | |---------|----------|------------|-------------------------------------------| | 70 | UART_DCD | DO | PCIE_CHIP_EN, WIFI Chip cold start signal | | 119 | WLAN_CMD | B_PU | PCIE_WK_IN, WIFI Wake-up module signal | | 122 | WLAN_CLK | B_PU | PCIE_RSTN, WIFI Chip hot start signal | | 124 | PCIE_TXP | AO | Differential transmit data signal positive | |-----|---------------|----|--------------------------------------------| | 125 | PCIE_TXN | AO | Differential transmit data signal negative | | 126 | PCIE_RXP | Al | Differential receive data signal positive | | 127 | PCIE_RXN | Al | Differential receive data signal negative | | 128 | PCIE_REFCLK_P | AO | Reference clock signal positive | | 129 | PCIE_REFCLK_N | AO | Reference clock signal negative | # 4.17.2 PCIe reference design PCIE needs differential routing, data and clock routing impedance difference of 100ohm, equal length control within 3mm, good isolation protection Figure 33 PCIe reference design # 4.18 RMII/RGMII interface L508 module supports 10M/100M Ethernet RMII interface, 1000M RGMII interface, the RMII interface level is determined by 108 PIN RMII\_LDO, RMII\_LDO input power is 1.8V/3.3V adjustable. # 4.18.1 Pin Description Table 32 RMII/RGMII interface definitions | Pin No. | Pin Name | I / O type | Functional description | |---------|--------------|------------|-----------------------------------------------------| | 66 | GPIO_20 | DO | RMII_RST, low effective, Ethernet chip reset signal | | 100 | RMII_RX_CTRL | B_PU | Collision and Data Valid | | 101 | RMII_RXD0 | B_PU | Receive Data 0 | | 102 | RMII_RXD1 | B_PU | Receive Data 1 | | 30 | WLAN_PDN | B_PU | Receive Data 2 | | 84 | GPIO_05 | B_PU | Receive Data 3 | | 103 | RMII_CLK | B_PU | Reference clock | | 104 | RMII_TXD0 | B_PU | Transmit data 0 | | 105 | RMII_TXD1 | B_PU | Transmit data 1 | | 49 | STATUS | B_PD | Transmit data 2 | | 51 | NETLIGHT | B_PD | Transmit data 3 | | 50 | WAKEUP_IN | B_PU | Transmit Clock | | 106 | RMII_TX_CTRL | B_PD | Transmit enable | | 107 | RMII_INT | B_PU | RMII interrupt output | | 108 | RMII_LDO | PI | RMII power input (1.8/3.3V) | | 109 | RMII_MDC | B_PD | Management clock | | 110 | RMII_MDIO | B_PU | Management data I/O | # 4.18.2 RMII/RGMII reference design The receiving and sending of data signals of RMII/RGMII requires a single-ended impedance of 50 ohm, and the equal length should be controlled within 3mm. Isolation measures should be taken. Table 33 RMII routing length inside the module The length of routes outside the module should be considered the length of routes in the module. and the total length of routes should be equal. | Pin No. | Pin Name | Length (mm) | | | | |---------------|-------------------------|-------------|--|--|--| | L508E | | | | | | | 101 RMII_RXD0 | | 11.43 | | | | | 102 | RMII_RXD1 | 17.82 | | | | | 30 | WLAN_PDN (RGMII_RXD2) | 33.57 | | | | | 84 | GPIO_05 (RGMII_RXD3) | 24.92 | | | | | 103 | RMII_CLK | 13.17 | | | | | 100 | RMII_RX_CTRL | 12.48 | | | | | 104 | RMII_TXD0 | 13.39 | | | | | 105 | RMII_TXD1 | 14.85 | | | | | 49 | STATUS (RGMII_TXD2) | 43.16 | | | | | 51 | NETLIGHT (RGMII_TXD3) | 39.76 | | | | | 50 | WAKEUP_IN (RGMII_TXCLK) | 42.68 | | | | | 106 | RMII_TX_CTRL | 16.16 | | | | | L508LA/L508C | | | | | | | 101 | RMII_RXD0 | 6.64 | | | | | 102 | RMII_RXD1 | 14.48 | | | | | 30 | WLAN_PDN (RGMII_RXD2) | 32.45 | | | | | 84 | GPIO_05 (RGMII_RXD3) | 24.37 | | | | | 103 | RMII_CLK | 9.70 | |---------|-------------------------|-------| | 100 | RMII_RX_CTRL | 11.38 | | 104 | RMII_TXD0 | 8.65 | | 105 | RMII_TXD1 | 11.66 | | 49 | STATUS (RGMII_TXD2) | 42.53 | | 51 | NETLIGHT (RGMII_TXD3) | 41.03 | | 50 | WAKEUP_IN (RGMII_TXCLK) | 42.13 | | 106 | RMII_TX_CTRL | 17.37 | | L508TLC | | | | 101 | RMII_RXD0 | 9.90 | | 102 | RMII_RXD1 | 10.36 | | 30 | WLAN_PDN (RGMII_RXD2) | 32.75 | | 84 | GPIO_05 (RGMII_RXD3) | 23.98 | | 103 | RMII_CLK | 13.81 | | 100 | RMII_RX_CTRL | 7.18 | | 104 | RMII_TXD0 | 10.84 | | 105 | RMII_TXD1 | 13.24 | | 49 | STATUS (RGMII_TXD2) | 41.37 | | 51 | NETLIGHT (RGMII_TXD3) | 41.01 | | 50 | WAKEUP_IN (RGMII_TXCLK) | 42.04 | | 106 | RMII_TX_CTRL | 10.67 | Figure 34 RMII Ethernet reference design Figure 35 RMII Ethernet reference design # 4.19 AUDIO interface L508 module provides one analog audio input channel and one analog output channel. The output channel is (Class-AB): THD<-85dB@32-ohm loading # 4.19.1 Pin Description Table 34 AUDIO interface definitions | Pin No. | Pin Name | I / O type | Functional description | |---------|----------|------------|----------------------------| | 27 | MICN | Al | Microphone negative input | | 29 | MICP | Al | Microphone1 positive input | | 31 | RECN | AO | Receiver negative output | | 32 | RECP | AO | Receiver positive output | # 4.19.2 AUDIO reference design The MIC channel has been biased up inside the module. MIC and REC should carry out differential wiring and do a good job of isolation and protection. Figure 36 Electret microphone reference design Figure 37 Receiver reference design Figure 38 External class K amplifier reference design # 4.20 ADC Pin Description as follows: Table 35 ADC | Pin No. | Pin Name | I / O type | Description | |---------|----------|------------|----------------------------------| | 46 | ADC2 | Al | L508E/L508TLC: Voltage detection | | 47 | ADC1 | Al | range:0-1.3V | # **4.21 GPIOs** The L508 has a rich GPIO interfaces and pins defined as follows: Table 36 GPIO list | Pin No. | Pin Name | GPIO | voltage | Reset | Wakeup | |---------|--------------|----------|---------|-------|----------| | 6 | SPI_CLK | GPIO_33 | 1.8V | B-PD | <b>A</b> | | 7 | SPI_MISO | GPIO_35 | 1.8V | B-PD | <b>A</b> | | 8 | SPI_MOSI | GPIO_36 | 1.8V | B-PD | <b>A</b> | | 9 | SPI_CS | GPIO_34 | 1.8V | B-PD | <b>A</b> | | 28 | GPIO_21 | GPIO_21 | 1.8V | B-PU | <b>A</b> | | 30 | WLAN_PDN | GPIO_04 | 1.8V | B-PU | <b>A</b> | | 42 | WLAN_DCDC_EN | GPIO_123 | 1.8V | B-PD | <b>A</b> | | 49 | STATUS | GPIO_13 | 1.8V | B-PU | <b>A</b> | | 50 | WAKEUP_IN | GPIO_12 | 1.8V | B-PU | <b>A</b> | | 51 | NETLIGHT | GPIO_14 | 1.8V | B-PD | <b>A</b> | | 52 | WAKEUP_OUT | GPIO_118 | 1.8V | B-PU | <b>A</b> | | 54 | FLIGHTMODE | GPIO_120 | 1.8V | B-PU | <b>A</b> | | 55 | I2C_SCL | GPIO_49 | 1.8V | B-PU | <b>A</b> | | 56 | I2C_SDA | GPIO_50 | 1.8V | B-PU | <b>A</b> | | 66 | UART_RTS | GPIO_32 | 1.8V | B-PU | <b>A</b> | | 67 | UART_CTS | GPIO_31 | 1.8V | B-PU | <b>A</b> | | 68 | UART_RX | GPIO_51 | 1.8V | B-PU | <b>A</b> | |-----|----------------|----------|----------|------|----------| | 69 | UART_RI | GPIO_23 | 1.8V | B-PU | <b>A</b> | | 70 | UART_DCD | GPIO_24 | 1.8V | B-PU | <b>A</b> | | 71 | UART_TX | GPIO_52 | 1.8V | B-PU | <b>A</b> | | 72 | UART_DTR | GPIO_22 | 1.8V | B-PU | <b>A</b> | | 73 | PCM_OUT | GPIO_27 | 1.8V | B-PD | <b>A</b> | | 74 | PCM_IN | GPIO_28 | 1.8V | B-PD | <b>A</b> | | 75 | PCM_SYNC | GPIO_26 | 1.8V | B-PD | <b>A</b> | | 76 | PCM_CLK | GPIO_25 | 1.8V | B-PD | <b>A</b> | | 100 | RMII_RX_CTRL | GPIO_00 | RMII_LDO | B-PU | <b>A</b> | | 101 | RMII_RXD0 | GPIO_01 | RMII_LDO | B-PU | <b>A</b> | | 102 | RMII_RXD1 | GPIO_02 | RMII_LDO | B-PU | <b>A</b> | | 103 | RMII_CLK | GPIO_03 | RMII_LDO | B-PU | <b>A</b> | | 104 | RMII_TXD0 | GPIO_06 | RMII_LDO | B-PU | <b>A</b> | | 105 | RMII_TXD1 | GPIO_07 | RMII_LDO | B-PU | <b>A</b> | | 106 | RMII_TX_CTRL | GPIO_15 | RMII_LDO | B-PD | <b>A</b> | | 107 | RMII_INT | GPIO_18 | RMII_LDO | B-PU | <b>A</b> | | 109 | RMII_MDC | GPIO_16 | RMII_LDO | B-PD | <b>A</b> | | 110 | RMII_MDIO | GPIO_17 | RMII_LDO | B-PU | <b>A</b> | | 112 | LCD_BK_EN | GPIO_126 | 1.8V | B-PD | <b>A</b> | | 114 | UART2_TX | GPIO_53 | 1.8V | B-PU | <b>A</b> | | 115 | UART2_RX | GPIO_54 | 1.8V | B-PU | <b>A</b> | | 116 | WLAN_CLK_REQ | GPIO_125 | 1.8V | B-PD | <b>A</b> | | 123 | WLAN_WAKE_HOST | GPIO_117 | 1.8V | B-PU | <b>A</b> | Note: The GPIO level of 100, 101, 102, 103, 104, 105, 106, 107, 109 and 110 pins is determined by 108PIN RMII\_LDO, which supports both 1.8V and 3.3V voltages. ### 4.22 Power on/off and reset interface ### 4.22.1 Pin Description When the VBAT is in normal state(3.4<VBAT<4.2), the Module will be powered on by the following two ways: - Pulling the PWRKEY low more than 0.5s, then release - Pulling the EXTON1N low Any of the above events will trigger system power on. There are two ways to reset the module. Pulling the PWRKEY long time, will reboot the PMIC, PMIC powered on will reboot the CPU; - Pulling the PWRKEY long time, will reboot the PMIC, PMIC powered on will reboot the CPU - Pulling the RESET, will reboot the CPU Interface definitions are shown in the following table: Table 37 boot and reset key interface definitions | Pin No. | Pin Name | I / O type | Functional description | |---------|----------|------------|----------------------------------------------| | 3 | EXTON1N | Al | Power-on trigger, level trigger (active low) | | 4 | RESET | DI | reset input. Active low | | 86 | PWRKEY | Al | Input pad generally connected to a keypad | | | | | power-on Button. Active low | Note: The pull-up voltage of PWRKEY and EXTON1N was consistent with that of VBAT, and the pull-up voltage of RESET was 1.8V. ## 4.22.2 Power-on sequence VBAT power, VAON (RTC clock source), PWRKEY also synchronous power. After the PWRKEY pin is lowered, the module starts up, and all internal power sources such as VDD1V8 start up one after another. When the Status pin becomes high, it means the module starts up and can be used normally. Table 38 power-on sequencing | Symbols | Pin Name | Min | Тур | Max | Unit | |---------|-----------------------------------------|----------|-----|----------|------| | Ton | Start-up low level pulse width | 0.5 | | 16 | s | | TSTATUS | BOOT time (based on the Status Pin) | 12 | 13 | | s | | TUART | BOOT time (according to UART judgement) | 11 | 12 | | s | | VIH | PWRKEY pin input high level voltage | 0.7*VBAT | | VBAT | V | | VIL | PWRKEY pin input low level voltage | 0 | | 0.3*VBAT | V | The boot sequence is shown below ### Figure 39 Power on sequence diagram Note: the STATUS Pin is an indication of the module's running Status, and a high signal indicates that the module is finished booting and initializing the process, otherwise the PIN is low # 4.22.3 Power-off sequence Modules have the following shutdown methods: - Shut down using the PWRKEY Pin - Shutdown using the "AT CPOF" command Note: 1. For a detailed description of "AT + CPOF", refer to documentation [1]. - 2. Overvoltage (high or low) may also cause the module to shut down automatically. - 3. Exceeding the limit temperature of the module may also cause the module to shut down automatically. Table 39 Power-off sequencing | Symbols | Pin Name | Min | Тур | Max | Unit | |---------|------------------------------------------|-----|-----|-----|------| | TOFF | Power off low level pulse width | 16 | | | s | | TSTATUS | Shutdown time (judged by the Status Pin) | 25 | 26 | | s | | TUART | BOOT time (according to UART judgement) | 14 | 15 | | s | Users can power off by pulling down the PWRKEY signal. The shutdown sequence is shown in the following figure: Figure 40 Power-off sequence diagram Note: the Status Pin can be used to determine whether the power is on, and when the module is powered up and initialized, the STATUS output is high, otherwise it remains low. ## 4.22.4 Reset sequence L508 can reset the module by pulling down the RESET or PWRKEY pin. Refer to 4.22.1 for a description of restarting the module. Table 40 electrical properties of reset key signals | Symbols | Pin Name | Min | Тур | Max | Unit | |---------|------------------------------------|------|-----|------|------| | VIH | Reset pin input high level voltage | 1.26 | 1.8 | 2.0 | V | | VIL | Reset pin input low level voltage | -0.3 | 0 | 0.54 | V | Note: It is recommended to use the RESET pin only in emergency situations, such as when the module is not responding. In addition, the RESET pin is not valid when the module is turned off. ## 4.22.5 Interface application PWRKEY, EXTON1N and RESET circuit can refer to the following diagram of the design circuit. Figure 41 PWRKEY/RESET/EXTON1N reference circuit Another way to control the PWRKEY, RESET, EXTON1N pin, is to use a physical key switch directly. Place a TVS near the button for ESD protection. The following is the reference circuit: Figure 42 PWRKEY/RESET reference circuit # 4.23 Antenna interface ## 4.23.1 RF signal PCB layout guide The L508 module provides the RF antenna interface on the LCC pad. The antenna signal line can be matched through a microstrip line or other type of RF line via an antenna matching T or type circuit. The impedance must be controlled at 50 $\Omega_{\circ}$ It is recommended that the insertion loss between the antenna feed point and the antenna should meet the following requirements: - GSM900<0.5dB</li> - DCS1800 < 0.9dB</li> - WCDMA 2100<0.9dB</li> - WCDMA 900<0.5 dB</li> - CDMA BC0<0.5 dB - TDSCDMA 1900/2000<0.9dB</li> - LTE (F<1GHz) <0.5dB</li> - LTE (1GHz<F<2GHz) <0.9dB</li> - LTE (2GHz<F) <1.2dB The antenna feed point definition is shown in the following table: Table 41 antenna interface definitions | Pin No. | Pin Name | I / O type | Functional description | |---------|----------|------------|------------------------| | 59 | ANT_DRX | Al | Diversity antenna | | 79 | GNSS_ANT | Al | GPS antenna | | 82 | ANT_MAIN | AI, AO | Main antenna | # 4.23.2 Interface application To facilitate antenna tuning and authentication testing, RF connectors and antenna matching circuits should be added. The following are recommended circuits: Figure 43 Main antenna matching circuit schematic In figure, components R1, L1, L2, and R2 are used for antenna matching, and the value of the components depends on the antenna being debugged. By default, R1, R2 are 0 ohms resistors, and L1, L2 are reserved for debugging. The RF connectors shown in this figure are used for RF performance testing and should be placed close to the module's antenna pins. Line impedance between components must be controlled at 50 ohms. Figure 44 DRX antenna matching circuit schematic In the image above, R1 and R2, L1 and L2 are used for diversity antenna matching. By default, R1, R2 are 0 resistors, and L1, I2 are reserved for debugging. Note: LTE Diversity Antennas are recommended to be retained for modules supporting diversity reception, as there are many high-frequency TDD-LTE designs such as Band38, band40 and Band41. Because of the high insertion loss of RF LINES, the receiving sensitivity of these bands will be greatly affected if there is no diversity antenna. #### Figure 45 GNSS antenna matching circuit schematic In the image above, elements R1, L1, and L2 are used for antenna matching, and the value of the elements depends on the antenna being debugged. In figure 43, the user can add an external LNA for better gain. The L508LA/L508C/L508TLC integrated GNSS (GPS/BEIDOU/GLONASS) satellite and network information provides a high availability solution that provides industry-leading performance and accuracy. Key indicators for GNSS ARE AS FOLLOWS: Tracking sensitivity: -160 dBm Capture sensitivity: -155dBm Cold start sensitivity: -147 dBm CN value: C/N0 = S - (-130dBm: 41dB) S= Input Signal Intensity Accuracy (open space): 2.5m (CEP50) First Positioning (open space): Hot Start <1s Cold start 35s</li> Receiving type: 64-channel, C/A Code GPS, L1 frequency: (1575.42±1.023MHz), ullet Beidou frequency: 1559.05 $\sim$ 1563.14 MHz GLONASS: 1597.5~1605.8 MHz Default update rate: 1 Hz GNSS DATA format: NMEA-0183 ## 4.23.3 Antenna Layout guideline In layout design, the antenna RF transmission line must have a characteristic impedance of 50 ohms, which is determined by the substrate, the width of the line and the distance from the ground plane. Figure below shows the reference clearance area for the antenna feed point in the layout. Figure 46 antenna feed point # **5 Product characteristics** # 5.1 Absolute maximum ratings Operating the L508 under conditions beyond its absolute maximum ratings (Table 43) may damage the device. Table 42 absolute parameters | Parameters | Min | Max | Unit | |------------------------------------------------------------|------|-----|------| | VBAT limit voltage | -0.5 | 6.0 | V | | USB limit voltage | -0.5 | 5.8 | V | | I/O limit voltage: GPIO, I2C, PCM, UART, SD1_DET, USIM_DET | -0.3 | 2.1 | V | | I/O limit voltage: USIM | -0.3 | 3.3 | ٧ | # 5.2 Operating conditions # 5.2.1 Operating conditions Table 43 Normal working voltage of module | Parameters | Minimum value | Typical value | Maximum value | Unit | |------------------|---------------|---------------|---------------|------| | VBAT Voltage | 3.4 | 3.8 | 4.2 | V | | USB_VBUS Voltage | 3.5 | 5.0 | 5.5 | V | ### 5.2.2 Work mode The following table describes the definition of the L508 work pattern. Table 44 working mode | Patterns | | Definition | |------------------|-----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | (GSM/WCDMA<br>/TD-SCDMA/EVDO/L<br>TE)Sleep | In this case, the current consumption of module will bereduced to the minimal level. In sleep mode, the module can still receive paging message and SMS. | | | (GSM/WCDMA /TD-SCDMA/EVDO/L TE) Idle | Software is active. Module is registered to the GSM/WCDMA/TD-SCDMA/EVDO/LTE network, and the module is ready to communicate. | | Normal operating | (GSM/WCDMA /TD-SCDMA/EVDO) taking | Connection between two subscribers is in progress. In thiscase, the power consumption depends on network settings such as DTX off/on, FR/EFR/HR, hopping sequences, antenna. | | mode | (GPRS/EDGE/WCD MA/TD -SCDMA/EVDO/LTE) Standby | Module is ready forGPRS/EDGE/WCDMA/TD-SCDMA/EVDO/LTE data transfer, but no data is currently sent or received. Inthis case, power consumption depends on network settings and EDGE/HSPA+ /LTE configuration. | | | (GPRS/EDGE/WCD MA/TD -SCDMA/EVDO/LTE) Data transfer | There isGPRS/EDGE/WCDMA/TD-SCDMA/EVDO/LTE data transfer in progress. In this case, power consumptionis related to network settings (e.g. power control level); uplink/downlink data rates and GPRS configuration (e.g. used multi-slot settings). | | Minimum mode | | AT command "AT+CFUN" can be used to set the module to a minimum functionality mode without | | | removing the power supply. In this mode, the RF | |------------|---------------------------------------------------------| | | part of the module will not work or the USIM card will | | | not be accessible, orboth RF part and USIM card will | | | be closed, and the serial port is still accessible. The | | | power consumption in this mode is lower than normal | | | mode. | | | Through the "AT + CPOF" command or lower | | | PWRKEY pin can power off L508. At this mode, the | | Power off | module of internal power supply will be closed, and | | | the system is stop running also. The UART and USB | | | are unavailable. | | | In sleep mode, the module power consumption to a | | Sleep mode | minimum, but the module is still able to receive | | | paging information and SMS. | # 5.2.3 Current consumption (TBD) Table 45 VBAT consumption current (VBAT = 3.8V) | Power off | | |-------------------------|-------------------------------------| | Power off current | 20uA | | GSM Sleep/Idle | | | GSM/GPRS supply current | Sleep mode @ BS_PA_MFRMS=2 Typical: | | (GNSS off, without USB) | Idle mode @ BS_PA_MFRMS=2 Typical: | | UMTS sleep/idle | | | WCDMA current | Sleep mode @DRX=9 typical: | | (GNSS off, without USB) | Idle mode @DRX=9 typical: | | TD-SCDMA current | Sleep modetypical: | | (GNSS off, without USB) | Idle modetypical: | | EVDO current | Sleep modetypical: | | | | |-------------------------|------------------------|--|--|--| | (GNSS off, without USB) | Idle mode typical: | | | | | LTE Sleep/Idle | | | | | | LTE supply current | Sleep mode typical: | | | | | (GNSS off, without USB) | Idle mode typical: TBD | | | | | UMTS Talking | | | | | | WCDMA B5 | @power 24dBm typical: | | | | | LTE Data transmission | | | | | | | @5Mbps typical: | | | | | LTE-FDD B4 | @10Mbps typical: | | | | | | @20Mbps typical: | | | | # 5.3 Working and storage temperature The working storage temperature of this product is shown in Table 47. Table 46 Operating temperature | Parameters | Min | Тур | Max | Unit | |---------------------|-----|-----|-----|---------------| | Normal operation | -40 | 25 | 85 | ${\mathbb C}$ | | temperature | | | | | | Storage temperature | -45 | 25 | 90 | ${\mathbb C}$ | Note: when the operating temperature exceeds the operating temperature of the module, some of the RF performance of the module may deteriorate, and may cause shutdown, restart and other faults. # 5.4 Electrostatic protection L508 is electrostatic sensitive device, therefore, the user in the production, assembly and operation of the module must pay attention to the electrostatic protection. L506 ESD performance parameters in the following table: Table 47 ESD performance parameters (temperature: 25 °C, humidity: 45%) | Pin | Contact discharge | Air Discharge | |------------|-------------------|---------------| | VBAT GND | ±5KV | ±10KV | | Other PADS | ±0.5KV | ±1KV | # 6 Design Guideline This chapter provides the general design guidance of the product, users can refer to the design guidance for design, so that the product to achieve better performance. # 6.1 General Design rules and requirements When designing the peripheral circuit of this product, the user must first ensure that the external power supply circuit can provide sufficient power supply capacity and control the differential impedance of 90 ohm ± 10% for the high-speed signal line USB. For the general signal interface, users are required to design strictly in accordance with our requirements, in line with the interface signal level matching, in case of inconsistent level damage module. The product has good RF performance, customers need to design the side antenna circuit and do the corresponding impedance control, otherwise it will affect the RF performance of the whole machine. # 6.2 Circuit reference design It is required that the power supply capacity of VBAT on the board side of the system should be more than 2A to meet the peak current demand of the module, and the mean current of the power supply on the system side should be more than 0.9 a. The power supply line on the board side of the system should have enough line width and form a good return current with the ground plane. In addition, the 100-micrometer energy storage capacitor should be added in the design of the power supply circuit to ensure the instantaneous power supply, and the power supply ripple should be controlled within 100 MV, detailed functional modules see the corresponding functional description, the overall reference circuit details see "L508 Design". # 6.3 RF circuit design #### 6.3.1 Matters needing attention in the initial stage of antenna design #### Pre-project evaluation The selection of the antenna position first ensures that the antenna and the base station remain in the Horizontal Direction, which produces the highest efficiency; second, try to avoid placing in the switching power supply or data lines, chips and other devices that may produce electromagnetic interference or near the chip. At the same time, avoid positions where the hand can be placed on the antenna, which prevents the human body from attenuating the antenna, and take into account both the reduced radiation and the structural feasibility. Therefore, the layout evaluation needs to be done by the structure, ID, circuit, and antenna engineers at the beginning of the design. #### Antenna matching circuit Antenna placement for notebook products: The ideal placement of LCD in the upper left or upper right, this location is far from the motherboard, the electromagnetic interference is small, and considering the relatively far from the human body, the SAR index is easy to meet; The next best position is the left or right side of the LCD. Other products such as routers, e-books and so on according to the specific characteristics of the product evaluation. #### Antenna footprint recommendation Because different antenna manufacturers may use different antenna forms, therefore, the antenna reserve space is also different: 4G 7-mode 17-frequency main antenna: 8mm (thick) \* 12mm (wide) \* 100mm (long). #### Motherboard Layout There is a strong interference in the area of the motherboard, and the experimental results show that the performance of the module will be worse if the module is placed in the area. When designing a laptop, it is best to separate the module from the MOTHERBOARD PCB rather than install it on the motherboard. If the separation is not possible, the module should be as far away from the chip and memory, power interface, data line interface and other modules and devices that may cause EMI. #### Main antenna matching circuit If the connection between the RF port of the module and the antenna interface is required, the microstrip or stripline between the module RF test stand and the antenna interface RF test stand is designed for 50 ohms of characteristic impedance in the circuit design of the motherboard, if the RF connector of the antenna can be directly stuck on the RF test stand of the module, the connection between the RF port of the module and the antenna interface can be omitted. # 6.4 EMC AND ESD design recommendations The user should take the EMC problem caused by the Signal integrity and power integrity into account when designing the whole machine. When the layout of the peripheral circuit of the module is laid out, the power and signal lines should be laid out with the width of 2 times of the spacing between the lines, it can effectively reduce the coupling between signals, so that the signals have a "clean" return path. When designing the peripheral power circuit, the decoupling capacitor should be placed close to the module power pin, the high-frequency high-speed circuit and the sensitive circuit should be far away from the PCB edge, and the layout should be isolated as far as possible to reduce the mutual interference, the sensitive signal is protected and the shielding design is made for the circuit or device which may interfere with the operation of the module. This product is embedded in the side of the system board, need to pay attention to the design of ESD protection, key input and output signal interface, such as U Sim Card Signal Interface, need to place ESD devices nearby for protection, in addition to the side of the motherboard, the user is required to design the structure parts and PCB layout reasonably, ensure the metal shield shell to be grounded sufficiently, and set up a smooth discharge channel for electrostatic discharge. # 6.5 Product Recommendation Upgrade Program L508 updates firmware via USB by default, so it is recommended that USB test points or interfaces be set aside at design time to facilitate firmware updates for subsequent products. # 7 Storage, Production and Package # 7.1 Storage The rank of moisture proof of the module is level 3. There is an obvious sign on the table of the internal and the external packaging. In the vacuum sealed bag, the module can be stored for 12 months when the temperature is below 40°C and the humidity is below 90% under good air circulation. Humidity level is described detail as follows: Table 48 Humidity Level | Rank | Factory Environment 23±5°C, Relative Humidity < 60%RH | | |------|-------------------------------------------------------|--| | 1 | No control < 30°C / 85%RH | | | 2 | One year | | | 2a | 4 weeks | | | 3 | 168 hours | | | 4 | 72 hours | | | 5 | 48 hours | | | 5a | 24 hours | | | 6 | Baking before using, SMT during the time table signs | | Notes: Moving, storage, production of module must meet the demand of IPC/JEDEC J-STD-033. ## 7.2 Production The module is a humidity sensitive device. If the device needs reflow soldering, disassembly and maintenance, we must strictly comply with the requirements of humidity sensitive device. If module is damp, a reflow soldering or using a hot-air gun maintenance will lead to internal damage, because the water vapor has the rapid expansion of the burst, causing physical injury to the device, like PCB foaming and BGA component fail. So customers should refer to the following recommendations. #### 7.2.1 Module confirmation and moisture The module in the production and packaging process should be strictly accordance with the humidity sensitive device operation. The factory packaging is vacuum bag, desiccant, and humidity indicator card. Please pay attention to the moisture control before SMT and the confirmation of the following aspects. #### **Demand of Baking confirmation** Smart module uses vacuum sealed bag, which can make it stored for 12 months under the condition of temp 40°C and humidity < 90%. The module should be baked before reflowing soldering if any of the conditions below happen. - 1. Storage exceeds the time limit. - 2. Package damages and vacuum bags have air leakage. - 3. Humidity indicating card change the color at 10%. - 4. Module is placed naked in the air over 168 hours. - 5. Module is placed naked in the air under 168 hours but not temp 30°C and humidity < 60%. #### **Baking condition confirmation** The moisture proof level of the smart module is level 3. And the baking conditions are as follows. **Table 49 Baking Conditions** | Baking conditions | 125±5°C / 5%RH | 45±5°C / 5%RH | |-------------------|---------------------------|---------------------------| | Baking time | 8 hours | 192 hours | | Description | Not use the original tray | Can use the original tray | Notes: The original anti-ESD tray temperature does not exceed 50°C. Otherwise the tray will be deformed. The anti-ESD tray of the original packaging is only used for packaging, and can't be used as a SMT tray. During taking and placing, please take notes of ESD and cannot be placed as overlay. ## **Customer product maintenance** If maintenance module after SMT, it is easy for damp module to damage when removing, so the module disassembly and other related maintenance operations should complete within 48 hours after SMT, or need to bake and then maintenance the module. Because the module return from the field work can't ensure the dry state, it must be baked in accordance with the conditions of baking, then for disassembly and maintenance. If it has been exposed to the humid environment for a long time, please properly extend the baking time, such as 125°C/36 hours. ## 7.2.2 SMT reflow attentions The module has the BGA chips, chip resistances and capacitances internally, which will melt at high temperature. If module melt completely encountered a large shock, such as excessive vibration of reflux conveyor belt or hit the board, internal components will easily shift or be false welding. So, using intelligent modules over the furnace need to pay attention to: Modules can't be vibrate larger, namely customer requirements as far as possible in orbit (chain) furnace, furnace, avoid on the barbed wire furnace, in order to ensure smooth furnace. The highest temperature can't too high. In the condition that meet the welding quality of customer motherboard and module, the lower furnace temperature and the shorter maximum temperature time, the better. Some customer's temperature curve in the line is not suitable, high temperature is too high, and customer motherboard melt good, but non-performing rate is on the high side. Through the analysis of the causes, it found that melt again of BGA components lead device offset and short circuit. After adjusting the temperature curve, it can ensure that the customer's motherboard the welding quality, and also improve the pass through rate. Non-performing rate is controlled below the 2/10000. #### 7.2.3 SMT stencil design and the problem of less tin soldering Part of customers found false welding or circuit short when reflowing. The main reason is module tin less, PCB distortion or tins too large. Suggestions are as follows: - Suggest use ladder stencil, which means the depth of the region of module is thicker than other areas. Please adjust validation according to the measured thickness of solder paste, the actual company conditions and experience value. The products need to strictly test. - Stencil: Reference module package and the user can adjust according to their company experience; Outside of the module, the stencil extends outside. The GND pads use the net stencil. #### 7.2.4 SMT attentions If customer motherboard is thin and slender with a furnace deformation, warping risks, you will be suggested to create "a furnace vehicle" to ensure the welding quality. Other production proposals are as follows: - The solder pastes use brands like Alfa. - The module must use the SMT machine mount (important), and do not recommend manually placed or manual welding. - For SMT quality, Please ensure the necessary condition according to actual condition of factory before SMT, like SMT pressure, speed (very important), stencil ways. - We must use the reflow oven more than 8 temperature zones, and strictly control the furnace temperature curve. Recommended temperature: B. constant temperature zone: temperature 140-210°C, time: 60s-120s. E. recirculation zone: PEAK temperature 220-245°C, time: 45s-75s. Figure 47 Temperature Curve Notes: Customer's board deformation must be controlled well. By reducing the number of imposition or increasing patch clamp to reduce the deformation. Module thickness of the stencil is recommended to be thickened, and the rest position can be maintained by 0.1mm. # 7.3 Packaging Information The L508 Series module are packaged with a roll of tape and sealed with a vacuum-sealed antistatic bag. # Coil tape One coil can hold 500 modules, as shown in the figure. Figure 48 Coil Tape Information (Unit: mm) # 8 Safety Information For the reasonable usage of the module, please comply with all these safety notices of this page. The product manufacturers should send followed safety information to user, operator or product's spec. The devices using the module may disturb some electronic equipment. Put the module away from the phone, TV, radio and automation equipment to avoid the module and the equipment to interfere with each other. Shut down the mobile device or change to flying mode before boarding. The Using of wireless appliances in an aircraft is forbidden to avoid the interference, or else cause to unsafe flying, even violate the law. In hospital or health care center, switch off the mobile devices. RF interference may damage the medical devices, like hearing-aid, cochlear implant and heart pacemaker etc. Mobile devices can't guarantee to connect in all conditions, like no fee or with an invalid SIM card. When you need emergent help, please remember using emergency calls and make sure your device power on in an area with well signal. Put the module away from inflammable gases. Switch off the mobile device when close to gas station, oil depot, chemical plant etc. The module is not water proof. Please don't use the module in the area with high humidity like bathroom, which will decelerate the physical performance, insulation resistance and mechanical strength. Non-professionals can't teardown the module which will damage it. Refer to the specification or communicate the related staffs to repair and maintain it. Please switch on the module before cleaning. The staffs should be equipped with anti-ESD clothing and gloves. The users and product manufacturers should abide by the national law of wireless modules and devices. If not, Mobiletek will not respond the related damages. FCC Caution. § 15.19 Labelling requirements. This device complies with part 15 of the FCC Rules. Operation is subject to the following two conditions: (1) This device may not cause harmful interference, and (2) this device must accept any interference received, including interference that may cause undesired operation. § 15.21 Information to user. Any Changes or modifications not expressly approved by the party responsible for compliance could void the user's authority to operate the equipment. § 15.105 Information to the user. Note: This equipment has been tested and found to comply with the limits for a Class B digital device, pursuant to part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference in a residential installation. This equipment generates uses and can radiate radio frequency energy and, if not installed and used in accordance with the instructions, may cause harmful interference to radio communications. However, there is no guarantee that interference will not occur in a particular installation. If this equipment does cause harmful interference to radio or television reception, which can be determined by turning the equipment off and on, the user is encouraged to try to correct the interference by one or more of the following measures: - -Reorient or relocate the receiving antenna. - -Increase the separation between the equipment and receiver. - -Connect the equipment into an outlet on a circuit different from that to which the receiver is connected. - -Consult the dealer or an experienced radio/TV technician for help. RF Exposure statement This equipment complies with FCC radiation exposure limits set forth for an uncontrolled environment. This equipment should be installed and operated withmini mum distance 20cm between the radiator & your body C.Appendix A A1. Requirement of FCC KDB 996369 D03 for module certification: 1.1List of applicable FCC rules: The module complies with FCC Part 2,22,24,27 1.2Summarize the specific operational use conditions: L508 use the independent GPS chip, includes a fully integrated global navigation satellite system solution that supports GPS, GLONASS, BeiDou. It supports standard NMEA-0183 protocol. 1.3Limited module procedures: The module is a Single Modular. Resolve: Supply example as follows: Installation Notes: - 1) L508 Module Power supply range is DC 3.4V~4.2V, when you use L508 Module design product, the power supply cannot exceed this range. - 2) When connect L508 Module to the host device, the host device must be power off. - 3) Make sure the module pins correctly installed. - 4) Make sure that the module does not allow users to replace or demolition. - 5) All types of antennas that can be used with a transmitter: External antenna with maximum gain not Exceeding 6 dBi. - 1.4Trace antenna designs: Not applicable. #### 1.5RF exposure considerations: This equipment complies with FCC radiation exposure limits set forth for an uncontrolled environment. This equipment should be installed and operated withmini mum distance 20cm between the radiator & your body. #### 1.6Antennas: The module does not have a standard antenna. ## 1.7Label and compliance information This device complies with part 15 of the FCC Rules. Operation is subject to the condition that this device does not cause harmful interference. Any Changes or modifications not expressly approved by the party responsible for compliance could void the user's authority to operate the equipment. Note: This equipment has been tested and found to comply with the limits for a Class B digital device, pursuant to part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference in a residential installation. This equipment generates uses and can radiate radio frequency energy and, if not installed and used in accordance with the instructions, may cause harmful interference to radio communications. However, there is no guarantee that interference will not occur in a particular installation. If this equipment does cause harmful interference to radio or television reception, which can be determined by turning the equipment off and on, the user is encouraged to try to correct the interference by one or more of the following measures: - -Reorient or relocate the receiving antenna. - -Increase the separation between the equipment and receiver. - -Connect the equipment into an outlet on a circuit different from that to which the receiver is connected. - -Consult the dealer or an experienced radio/TV technician for help. ### Body-worn Operation This equipment complies with FCC radiation exposure limits set forth for an uncontrolled environment. This equipment should be installed and operated withmini mum distance 20cm between the radiator & your body The host product Labeling Requirements: NOTICE: The host product must make sure that FCC labeling requirements are met. This includes clearly visible exterior label on the outside of the final product housing that displays the contents shown in below: ## Contains FCC ID:2AK9DL508 1.8Information on test modes and additional testing requirements: When setting up the configuration, if the pairing and call box options for testing do not work, the tester needs to coordinate with the module manufacturer to access the test mode software. #### 1.9 Additional testing, Part 15 Subpart B disclaimer: The modular transmitter is only FCC authorized for the specific rule parts (FCC Part 2, 22,24,27 host product manufacturer is responsible for compliance to any other FCC rules that apply to the host not covered by the modular transmitter grant of certification. 1.10Information on test modes and additional testing requirements: When testing, testers need to refer to the user manual, and the sample power supply needs to use a special adapter power supply.